cpu.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <asm/io.h>
  34. /* read co-processor 15, register #1 (control register) */
  35. static unsigned long read_p15_c1(void)
  36. {
  37. unsigned long value;
  38. __asm__ __volatile__(
  39. "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
  40. : "=r" (value)
  41. :
  42. : "memory");
  43. /*printf("p15/c1 is = %08lx\n", value); */
  44. return value;
  45. }
  46. /* write to co-processor 15, register #1 (control register) */
  47. static void write_p15_c1(unsigned long value)
  48. {
  49. /*printf("write %08lx to p15/c1\n", value); */
  50. __asm__ __volatile__(
  51. "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
  52. : "=r" (value)
  53. :
  54. : "memory");
  55. read_p15_c1();
  56. }
  57. static void cp_delay(void)
  58. {
  59. volatile int i;
  60. /* copro seems to need some delay between reading and writing */
  61. for (i=0; i<100; i++);
  62. }
  63. /* See also ARM Ref. Man. */
  64. #define C1_MMU (1<<0) /* mmu off/on */
  65. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  66. #define C1_IDC (1<<2) /* icache and/or dcache off/on */
  67. #define C1_WRITE_BUFFER (1<<3) /* write buffer off/on */
  68. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  69. #define C1_SYS_PROT (1<<8) /* system protection */
  70. #define C1_ROM_PROT (1<<9) /* ROM protection */
  71. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  72. int cpu_init(void)
  73. {
  74. /*
  75. * setup up stack if necessary
  76. */
  77. #ifdef CONFIG_USE_IRQ
  78. IRQ_STACK_START = _armboot_end +
  79. CONFIG_STACKSIZE + CONFIG_STACKSIZE_IRQ - 4;
  80. FIQ_STACK_START = IRQ_STACK_START + CONFIG_STACKSIZE_FIQ;
  81. _armboot_real_end = FIQ_STACK_START + 4;
  82. #else
  83. _armboot_real_end = _armboot_end + CONFIG_STACKSIZE;
  84. #endif
  85. return 0;
  86. }
  87. int cleanup_before_linux(void)
  88. {
  89. /*
  90. * this function is called just before we call linux
  91. * it prepares the processor for linux
  92. *
  93. * we turn off caches etc ...
  94. * and we set the CPU-speed to 73 MHz - see start.S for details
  95. */
  96. disable_interrupts();
  97. return 0;
  98. }
  99. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  100. {
  101. #ifdef CFG_SOFT_RESET
  102. extern void reset_cpu(ulong addr);
  103. disable_interrupts();
  104. reset_cpu(0);
  105. #else
  106. AT91PS_USART us = AT91C_BASE_US1;
  107. AT91PS_PIO pio = AT91C_BASE_PIOA;
  108. /*shutdown the console to avoid strange chars during reset */
  109. us->US_CR = (AT91C_US_RSTRX | AT91C_US_RSTTX);
  110. /* Clear PA19 to trigger the hard reset */
  111. pio->PIO_CODR = 0x00080000;
  112. pio->PIO_OER = 0x00080000;
  113. pio->PIO_PER = 0x00080000;
  114. /* Never reached */
  115. #endif
  116. return 0;
  117. }
  118. void icache_enable(void)
  119. {
  120. ulong reg;
  121. reg = read_p15_c1();
  122. cp_delay();
  123. write_p15_c1(reg | C1_IDC);
  124. }
  125. void icache_disable(void)
  126. {
  127. ulong reg;
  128. reg = read_p15_c1();
  129. cp_delay();
  130. write_p15_c1(reg & ~C1_IDC);
  131. }
  132. int icache_status(void)
  133. {
  134. return (read_p15_c1() & C1_IDC) != 0;
  135. return 0;
  136. }
  137. void dcache_enable(void)
  138. {
  139. ulong reg;
  140. reg = read_p15_c1();
  141. cp_delay();
  142. write_p15_c1(reg | C1_IDC);
  143. }
  144. void dcache_disable(void)
  145. {
  146. ulong reg;
  147. reg = read_p15_c1();
  148. cp_delay();
  149. write_p15_c1(reg & ~C1_IDC);
  150. }
  151. int dcache_status(void)
  152. {
  153. return (read_p15_c1() & C1_IDC) != 0;
  154. return 0;
  155. }