ctrl_regs.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. #ifdef CONFIG_MPC85xx
  18. #define _DDR_ADDR CONFIG_SYS_MPC85xx_DDR_ADDR
  19. #elif defined(CONFIG_MPC86xx)
  20. #define _DDR_ADDR CONFIG_SYS_MPC86xx_DDR_ADDR
  21. #else
  22. #error "Undefined _DDR_ADDR"
  23. #endif
  24. u32 fsl_ddr_get_version(void)
  25. {
  26. ccsr_ddr_t *ddr;
  27. u32 ver_major_minor_errata;
  28. ddr = (void *)_DDR_ADDR;
  29. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  30. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  31. return ver_major_minor_errata;
  32. }
  33. unsigned int picos_to_mclk(unsigned int picos);
  34. /*
  35. * Determine Rtt value.
  36. *
  37. * This should likely be either board or controller specific.
  38. *
  39. * Rtt(nominal) - DDR2:
  40. * 0 = Rtt disabled
  41. * 1 = 75 ohm
  42. * 2 = 150 ohm
  43. * 3 = 50 ohm
  44. * Rtt(nominal) - DDR3:
  45. * 0 = Rtt disabled
  46. * 1 = 60 ohm
  47. * 2 = 120 ohm
  48. * 3 = 40 ohm
  49. * 4 = 20 ohm
  50. * 5 = 30 ohm
  51. *
  52. * FIXME: Apparently 8641 needs a value of 2
  53. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  54. *
  55. * FIXME: There was some effort down this line earlier:
  56. *
  57. * unsigned int i;
  58. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  59. * if (popts->dimmslot[i].num_valid_cs
  60. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  61. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  62. * rtt = 2;
  63. * break;
  64. * }
  65. * }
  66. */
  67. static inline int fsl_ddr_get_rtt(void)
  68. {
  69. int rtt;
  70. #if defined(CONFIG_FSL_DDR1)
  71. rtt = 0;
  72. #elif defined(CONFIG_FSL_DDR2)
  73. rtt = 3;
  74. #else
  75. rtt = 0;
  76. #endif
  77. return rtt;
  78. }
  79. /*
  80. * compute the CAS write latency according to DDR3 spec
  81. * CWL = 5 if tCK >= 2.5ns
  82. * 6 if 2.5ns > tCK >= 1.875ns
  83. * 7 if 1.875ns > tCK >= 1.5ns
  84. * 8 if 1.5ns > tCK >= 1.25ns
  85. */
  86. static inline unsigned int compute_cas_write_latency(void)
  87. {
  88. unsigned int cwl;
  89. const unsigned int mclk_ps = get_memory_clk_period_ps();
  90. if (mclk_ps >= 2500)
  91. cwl = 5;
  92. else if (mclk_ps >= 1875)
  93. cwl = 6;
  94. else if (mclk_ps >= 1500)
  95. cwl = 7;
  96. else if (mclk_ps >= 1250)
  97. cwl = 8;
  98. else
  99. cwl = 8;
  100. return cwl;
  101. }
  102. /* Chip Select Configuration (CSn_CONFIG) */
  103. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  104. const memctl_options_t *popts,
  105. const dimm_params_t *dimm_params)
  106. {
  107. unsigned int cs_n_en = 0; /* Chip Select enable */
  108. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  109. unsigned int intlv_ctl = 0; /* Interleaving control */
  110. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  111. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  112. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  113. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  114. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  115. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  116. int go_config = 0;
  117. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  118. switch (i) {
  119. case 0:
  120. if (dimm_params[dimm_number].n_ranks > 0) {
  121. go_config = 1;
  122. /* These fields only available in CS0_CONFIG */
  123. intlv_en = popts->memctl_interleaving;
  124. intlv_ctl = popts->memctl_interleaving_mode;
  125. }
  126. break;
  127. case 1:
  128. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  129. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  130. go_config = 1;
  131. break;
  132. case 2:
  133. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  134. (dimm_number > 1 && dimm_params[dimm_number].n_ranks > 0))
  135. go_config = 1;
  136. break;
  137. case 3:
  138. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  139. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  140. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  141. go_config = 1;
  142. break;
  143. default:
  144. break;
  145. }
  146. if (go_config) {
  147. unsigned int n_banks_per_sdram_device;
  148. cs_n_en = 1;
  149. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  150. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  151. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  152. n_banks_per_sdram_device
  153. = dimm_params[dimm_number].n_banks_per_sdram_device;
  154. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  155. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  156. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  157. }
  158. ddr->cs[i].config = (0
  159. | ((cs_n_en & 0x1) << 31)
  160. | ((intlv_en & 0x3) << 29)
  161. | ((intlv_ctl & 0xf) << 24)
  162. | ((ap_n_en & 0x1) << 23)
  163. /* XXX: some implementation only have 1 bit starting at left */
  164. | ((odt_rd_cfg & 0x7) << 20)
  165. /* XXX: Some implementation only have 1 bit starting at left */
  166. | ((odt_wr_cfg & 0x7) << 16)
  167. | ((ba_bits_cs_n & 0x3) << 14)
  168. | ((row_bits_cs_n & 0x7) << 8)
  169. | ((col_bits_cs_n & 0x7) << 0)
  170. );
  171. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  172. }
  173. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  174. /* FIXME: 8572 */
  175. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  176. {
  177. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  178. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  179. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  180. }
  181. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  182. #if !defined(CONFIG_FSL_DDR1)
  183. /*
  184. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  185. *
  186. * Avoid writing for DDR I. The new PQ38 DDR controller
  187. * dreams up non-zero default values to be backwards compatible.
  188. */
  189. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  190. const memctl_options_t *popts)
  191. {
  192. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  193. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  194. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  195. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  196. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  197. /* Active powerdown exit timing (tXARD and tXARDS). */
  198. unsigned char act_pd_exit_mclk;
  199. /* Precharge powerdown exit timing (tXP). */
  200. unsigned char pre_pd_exit_mclk;
  201. /* ODT powerdown exit timing (tAXPD). */
  202. unsigned char taxpd_mclk;
  203. /* Mode register set cycle time (tMRD). */
  204. unsigned char tmrd_mclk;
  205. #ifdef CONFIG_FSL_DDR3
  206. /*
  207. * (tXARD and tXARDS). Empirical?
  208. * The DDR3 spec has not tXARD,
  209. * we use the tXP instead of it.
  210. * tXP=max(3nCK, 7.5ns) for DDR3.
  211. * spec has not the tAXPD, we use
  212. * tAXPD=1, need design to confirm.
  213. */
  214. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  215. unsigned int data_rate = fsl_ddr_get_mem_data_rate();
  216. tmrd_mclk = 4;
  217. /* set the turnaround time */
  218. trwt_mclk = 1;
  219. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  220. twrt_mclk = 1;
  221. if (popts->dynamic_power == 0) { /* powerdown is not used */
  222. act_pd_exit_mclk = 1;
  223. pre_pd_exit_mclk = 1;
  224. taxpd_mclk = 1;
  225. } else {
  226. /* act_pd_exit_mclk = tXARD, see above */
  227. act_pd_exit_mclk = picos_to_mclk(tXP);
  228. /* Mode register MR0[A12] is '1' - fast exit */
  229. pre_pd_exit_mclk = act_pd_exit_mclk;
  230. taxpd_mclk = 1;
  231. }
  232. #else /* CONFIG_FSL_DDR2 */
  233. /*
  234. * (tXARD and tXARDS). Empirical?
  235. * tXARD = 2 for DDR2
  236. * tXP=2
  237. * tAXPD=8
  238. */
  239. act_pd_exit_mclk = 2;
  240. pre_pd_exit_mclk = 2;
  241. taxpd_mclk = 8;
  242. tmrd_mclk = 2;
  243. #endif
  244. ddr->timing_cfg_0 = (0
  245. | ((trwt_mclk & 0x3) << 30) /* RWT */
  246. | ((twrt_mclk & 0x3) << 28) /* WRT */
  247. | ((trrt_mclk & 0x3) << 26) /* RRT */
  248. | ((twwt_mclk & 0x3) << 24) /* WWT */
  249. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  250. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  251. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  252. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  253. );
  254. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  255. }
  256. #endif /* defined(CONFIG_FSL_DDR2) */
  257. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  258. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  259. const common_timing_params_t *common_dimm,
  260. unsigned int cas_latency)
  261. {
  262. /* Extended Activate to precharge interval (tRAS) */
  263. unsigned int ext_acttopre = 0;
  264. unsigned int ext_refrec; /* Extended refresh recovery time (tRFC) */
  265. unsigned int ext_caslat = 0; /* Extended MCAS latency from READ cmd */
  266. unsigned int cntl_adj = 0; /* Control Adjust */
  267. /* If the tRAS > 19 MCLK, we use the ext mode */
  268. if (picos_to_mclk(common_dimm->tRAS_ps) > 0x13)
  269. ext_acttopre = 1;
  270. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  271. /* If the CAS latency more than 8, use the ext mode */
  272. if (cas_latency > 8)
  273. ext_caslat = 1;
  274. ddr->timing_cfg_3 = (0
  275. | ((ext_acttopre & 0x1) << 24)
  276. | ((ext_refrec & 0xF) << 16)
  277. | ((ext_caslat & 0x1) << 12)
  278. | ((cntl_adj & 0x7) << 0)
  279. );
  280. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  281. }
  282. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  283. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  284. const memctl_options_t *popts,
  285. const common_timing_params_t *common_dimm,
  286. unsigned int cas_latency)
  287. {
  288. /* Precharge-to-activate interval (tRP) */
  289. unsigned char pretoact_mclk;
  290. /* Activate to precharge interval (tRAS) */
  291. unsigned char acttopre_mclk;
  292. /* Activate to read/write interval (tRCD) */
  293. unsigned char acttorw_mclk;
  294. /* CASLAT */
  295. unsigned char caslat_ctrl;
  296. /* Refresh recovery time (tRFC) ; trfc_low */
  297. unsigned char refrec_ctrl;
  298. /* Last data to precharge minimum interval (tWR) */
  299. unsigned char wrrec_mclk;
  300. /* Activate-to-activate interval (tRRD) */
  301. unsigned char acttoact_mclk;
  302. /* Last write data pair to read command issue interval (tWTR) */
  303. unsigned char wrtord_mclk;
  304. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  305. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  306. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  307. /*
  308. * Translate CAS Latency to a DDR controller field value:
  309. *
  310. * CAS Lat DDR I DDR II Ctrl
  311. * Clocks SPD Bit SPD Bit Value
  312. * ------- ------- ------- -----
  313. * 1.0 0 0001
  314. * 1.5 1 0010
  315. * 2.0 2 2 0011
  316. * 2.5 3 0100
  317. * 3.0 4 3 0101
  318. * 3.5 5 0110
  319. * 4.0 4 0111
  320. * 4.5 1000
  321. * 5.0 5 1001
  322. */
  323. #if defined(CONFIG_FSL_DDR1)
  324. caslat_ctrl = (cas_latency + 1) & 0x07;
  325. #elif defined(CONFIG_FSL_DDR2)
  326. caslat_ctrl = 2 * cas_latency - 1;
  327. #else
  328. /*
  329. * if the CAS latency more than 8 cycle,
  330. * we need set extend bit for it at
  331. * TIMING_CFG_3[EXT_CASLAT]
  332. */
  333. if (cas_latency > 8)
  334. cas_latency -= 8;
  335. caslat_ctrl = 2 * cas_latency - 1;
  336. #endif
  337. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  338. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  339. if (popts->OTF_burst_chop_en)
  340. wrrec_mclk += 2;
  341. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  342. /*
  343. * JEDEC has min requirement for tRRD
  344. */
  345. #if defined(CONFIG_FSL_DDR3)
  346. if (acttoact_mclk < 4)
  347. acttoact_mclk = 4;
  348. #endif
  349. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  350. /*
  351. * JEDEC has some min requirements for tWTR
  352. */
  353. #if defined(CONFIG_FSL_DDR2)
  354. if (wrtord_mclk < 2)
  355. wrtord_mclk = 2;
  356. #elif defined(CONFIG_FSL_DDR3)
  357. if (wrtord_mclk < 4)
  358. wrtord_mclk = 4;
  359. #endif
  360. if (popts->OTF_burst_chop_en)
  361. wrtord_mclk += 2;
  362. ddr->timing_cfg_1 = (0
  363. | ((pretoact_mclk & 0x0F) << 28)
  364. | ((acttopre_mclk & 0x0F) << 24)
  365. | ((acttorw_mclk & 0xF) << 20)
  366. | ((caslat_ctrl & 0xF) << 16)
  367. | ((refrec_ctrl & 0xF) << 12)
  368. | ((wrrec_mclk & 0x0F) << 8)
  369. | ((acttoact_mclk & 0x07) << 4)
  370. | ((wrtord_mclk & 0x07) << 0)
  371. );
  372. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  373. }
  374. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  375. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  376. const memctl_options_t *popts,
  377. const common_timing_params_t *common_dimm,
  378. unsigned int cas_latency,
  379. unsigned int additive_latency)
  380. {
  381. /* Additive latency */
  382. unsigned char add_lat_mclk;
  383. /* CAS-to-preamble override */
  384. unsigned short cpo;
  385. /* Write latency */
  386. unsigned char wr_lat;
  387. /* Read to precharge (tRTP) */
  388. unsigned char rd_to_pre;
  389. /* Write command to write data strobe timing adjustment */
  390. unsigned char wr_data_delay;
  391. /* Minimum CKE pulse width (tCKE) */
  392. unsigned char cke_pls;
  393. /* Window for four activates (tFAW) */
  394. unsigned short four_act;
  395. /* FIXME add check that this must be less than acttorw_mclk */
  396. add_lat_mclk = additive_latency;
  397. cpo = popts->cpo_override;
  398. #if defined(CONFIG_FSL_DDR1)
  399. /*
  400. * This is a lie. It should really be 1, but if it is
  401. * set to 1, bits overlap into the old controller's
  402. * otherwise unused ACSM field. If we leave it 0, then
  403. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  404. */
  405. wr_lat = 0;
  406. #elif defined(CONFIG_FSL_DDR2)
  407. wr_lat = cas_latency - 1;
  408. #else
  409. wr_lat = compute_cas_write_latency();
  410. #endif
  411. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  412. /*
  413. * JEDEC has some min requirements for tRTP
  414. */
  415. #if defined(CONFIG_FSL_DDR2)
  416. if (rd_to_pre < 2)
  417. rd_to_pre = 2;
  418. #elif defined(CONFIG_FSL_DDR3)
  419. if (rd_to_pre < 4)
  420. rd_to_pre = 4;
  421. #endif
  422. if (additive_latency)
  423. rd_to_pre += additive_latency;
  424. if (popts->OTF_burst_chop_en)
  425. rd_to_pre += 2; /* according to UM */
  426. wr_data_delay = popts->write_data_delay;
  427. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  428. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  429. ddr->timing_cfg_2 = (0
  430. | ((add_lat_mclk & 0xf) << 28)
  431. | ((cpo & 0x1f) << 23)
  432. | ((wr_lat & 0xf) << 19)
  433. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  434. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  435. | ((cke_pls & 0x7) << 6)
  436. | ((four_act & 0x3f) << 0)
  437. );
  438. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  439. }
  440. /* DDR SDRAM Register Control Word */
  441. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  442. const memctl_options_t *popts,
  443. const common_timing_params_t *common_dimm)
  444. {
  445. if (common_dimm->all_DIMMs_registered
  446. && !common_dimm->all_DIMMs_unbuffered) {
  447. if (popts->rcw_override) {
  448. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  449. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  450. } else {
  451. ddr->ddr_sdram_rcw_1 =
  452. common_dimm->rcw[0] << 28 | \
  453. common_dimm->rcw[1] << 24 | \
  454. common_dimm->rcw[2] << 20 | \
  455. common_dimm->rcw[3] << 16 | \
  456. common_dimm->rcw[4] << 12 | \
  457. common_dimm->rcw[5] << 8 | \
  458. common_dimm->rcw[6] << 4 | \
  459. common_dimm->rcw[7];
  460. ddr->ddr_sdram_rcw_2 =
  461. common_dimm->rcw[8] << 28 | \
  462. common_dimm->rcw[9] << 24 | \
  463. common_dimm->rcw[10] << 20 | \
  464. common_dimm->rcw[11] << 16 | \
  465. common_dimm->rcw[12] << 12 | \
  466. common_dimm->rcw[13] << 8 | \
  467. common_dimm->rcw[14] << 4 | \
  468. common_dimm->rcw[15];
  469. }
  470. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  471. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  472. }
  473. }
  474. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  475. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  476. const memctl_options_t *popts,
  477. const common_timing_params_t *common_dimm)
  478. {
  479. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  480. unsigned int sren; /* Self refresh enable (during sleep) */
  481. unsigned int ecc_en; /* ECC enable. */
  482. unsigned int rd_en; /* Registered DIMM enable */
  483. unsigned int sdram_type; /* Type of SDRAM */
  484. unsigned int dyn_pwr; /* Dynamic power management mode */
  485. unsigned int dbw; /* DRAM dta bus width */
  486. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  487. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  488. unsigned int threeT_en; /* Enable 3T timing */
  489. unsigned int twoT_en; /* Enable 2T timing */
  490. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  491. unsigned int x32_en = 0; /* x32 enable */
  492. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  493. unsigned int hse; /* Global half strength override */
  494. unsigned int mem_halt = 0; /* memory controller halt */
  495. unsigned int bi = 0; /* Bypass initialization */
  496. mem_en = 1;
  497. sren = popts->self_refresh_in_sleep;
  498. if (common_dimm->all_DIMMs_ECC_capable) {
  499. /* Allow setting of ECC only if all DIMMs are ECC. */
  500. ecc_en = popts->ECC_mode;
  501. } else {
  502. ecc_en = 0;
  503. }
  504. if (common_dimm->all_DIMMs_registered
  505. && !common_dimm->all_DIMMs_unbuffered) {
  506. rd_en = 1;
  507. twoT_en = 0;
  508. } else {
  509. rd_en = 0;
  510. twoT_en = popts->twoT_en;
  511. }
  512. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  513. dyn_pwr = popts->dynamic_power;
  514. dbw = popts->data_bus_width;
  515. /* 8-beat burst enable DDR-III case
  516. * we must clear it when use the on-the-fly mode,
  517. * must set it when use the 32-bits bus mode.
  518. */
  519. if (sdram_type == SDRAM_TYPE_DDR3) {
  520. if (popts->burst_length == DDR_BL8)
  521. eight_be = 1;
  522. if (popts->burst_length == DDR_OTF)
  523. eight_be = 0;
  524. if (dbw == 0x1)
  525. eight_be = 1;
  526. }
  527. threeT_en = popts->threeT_en;
  528. ba_intlv_ctl = popts->ba_intlv_ctl;
  529. hse = popts->half_strength_driver_enable;
  530. ddr->ddr_sdram_cfg = (0
  531. | ((mem_en & 0x1) << 31)
  532. | ((sren & 0x1) << 30)
  533. | ((ecc_en & 0x1) << 29)
  534. | ((rd_en & 0x1) << 28)
  535. | ((sdram_type & 0x7) << 24)
  536. | ((dyn_pwr & 0x1) << 21)
  537. | ((dbw & 0x3) << 19)
  538. | ((eight_be & 0x1) << 18)
  539. | ((ncap & 0x1) << 17)
  540. | ((threeT_en & 0x1) << 16)
  541. | ((twoT_en & 0x1) << 15)
  542. | ((ba_intlv_ctl & 0x7F) << 8)
  543. | ((x32_en & 0x1) << 5)
  544. | ((pchb8 & 0x1) << 4)
  545. | ((hse & 0x1) << 3)
  546. | ((mem_halt & 0x1) << 1)
  547. | ((bi & 0x1) << 0)
  548. );
  549. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  550. }
  551. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  552. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  553. const memctl_options_t *popts,
  554. const unsigned int unq_mrs_en)
  555. {
  556. unsigned int frc_sr = 0; /* Force self refresh */
  557. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  558. unsigned int dll_rst_dis; /* DLL reset disable */
  559. unsigned int dqs_cfg; /* DQS configuration */
  560. unsigned int odt_cfg; /* ODT configuration */
  561. unsigned int num_pr; /* Number of posted refreshes */
  562. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  563. unsigned int ap_en; /* Address Parity Enable */
  564. unsigned int d_init; /* DRAM data initialization */
  565. unsigned int rcw_en = 0; /* Register Control Word Enable */
  566. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  567. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  568. dll_rst_dis = 1; /* Make this configurable */
  569. dqs_cfg = popts->DQS_config;
  570. if (popts->cs_local_opts[0].odt_rd_cfg
  571. || popts->cs_local_opts[0].odt_wr_cfg) {
  572. /* FIXME */
  573. odt_cfg = 2;
  574. } else {
  575. odt_cfg = 0;
  576. }
  577. num_pr = 1; /* Make this configurable */
  578. /*
  579. * 8572 manual says
  580. * {TIMING_CFG_1[PRETOACT]
  581. * + [DDR_SDRAM_CFG_2[NUM_PR]
  582. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  583. * << DDR_SDRAM_INTERVAL[REFINT]
  584. */
  585. #if defined(CONFIG_FSL_DDR3)
  586. obc_cfg = popts->OTF_burst_chop_en;
  587. #else
  588. obc_cfg = 0;
  589. #endif
  590. if (popts->registered_dimm_en) {
  591. rcw_en = 1;
  592. ap_en = popts->ap_en;
  593. } else {
  594. rcw_en = 0;
  595. ap_en = 0;
  596. }
  597. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  598. /* Use the DDR controller to auto initialize memory. */
  599. d_init = popts->ECC_init_using_memctl;
  600. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  601. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  602. #else
  603. /* Memory will be initialized via DMA, or not at all. */
  604. d_init = 0;
  605. #endif
  606. #if defined(CONFIG_FSL_DDR3)
  607. md_en = popts->mirrored_dimm;
  608. #endif
  609. qd_en = popts->quad_rank_present ? 1 : 0;
  610. ddr->ddr_sdram_cfg_2 = (0
  611. | ((frc_sr & 0x1) << 31)
  612. | ((sr_ie & 0x1) << 30)
  613. | ((dll_rst_dis & 0x1) << 29)
  614. | ((dqs_cfg & 0x3) << 26)
  615. | ((odt_cfg & 0x3) << 21)
  616. | ((num_pr & 0xf) << 12)
  617. | (qd_en << 9)
  618. | (unq_mrs_en << 8)
  619. | ((obc_cfg & 0x1) << 6)
  620. | ((ap_en & 0x1) << 5)
  621. | ((d_init & 0x1) << 4)
  622. | ((rcw_en & 0x1) << 2)
  623. | ((md_en & 0x1) << 0)
  624. );
  625. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  626. }
  627. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  628. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  629. const memctl_options_t *popts,
  630. const unsigned int unq_mrs_en)
  631. {
  632. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  633. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  634. #if defined(CONFIG_FSL_DDR3)
  635. int i;
  636. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  637. unsigned int srt = 0; /* self-refresh temerature, normal range */
  638. unsigned int asr = 0; /* auto self-refresh disable */
  639. unsigned int cwl = compute_cas_write_latency() - 5;
  640. unsigned int pasr = 0; /* partial array self refresh disable */
  641. if (popts->rtt_override)
  642. rtt_wr = popts->rtt_wr_override_value;
  643. else
  644. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  645. esdmode2 = (0
  646. | ((rtt_wr & 0x3) << 9)
  647. | ((srt & 0x1) << 7)
  648. | ((asr & 0x1) << 6)
  649. | ((cwl & 0x7) << 3)
  650. | ((pasr & 0x7) << 0));
  651. #endif
  652. ddr->ddr_sdram_mode_2 = (0
  653. | ((esdmode2 & 0xFFFF) << 16)
  654. | ((esdmode3 & 0xFFFF) << 0)
  655. );
  656. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  657. #ifdef CONFIG_FSL_DDR3
  658. if (unq_mrs_en) { /* unique mode registers are supported */
  659. for (i = 1; i < 4; i++) {
  660. if (popts->rtt_override)
  661. rtt_wr = popts->rtt_wr_override_value;
  662. else
  663. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  664. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  665. esdmode2 |= (rtt_wr & 0x3) << 9;
  666. switch (i) {
  667. case 1:
  668. ddr->ddr_sdram_mode_4 = (0
  669. | ((esdmode2 & 0xFFFF) << 16)
  670. | ((esdmode3 & 0xFFFF) << 0)
  671. );
  672. break;
  673. case 2:
  674. ddr->ddr_sdram_mode_6 = (0
  675. | ((esdmode2 & 0xFFFF) << 16)
  676. | ((esdmode3 & 0xFFFF) << 0)
  677. );
  678. break;
  679. case 3:
  680. ddr->ddr_sdram_mode_8 = (0
  681. | ((esdmode2 & 0xFFFF) << 16)
  682. | ((esdmode3 & 0xFFFF) << 0)
  683. );
  684. break;
  685. }
  686. }
  687. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  688. ddr->ddr_sdram_mode_4);
  689. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  690. ddr->ddr_sdram_mode_6);
  691. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  692. ddr->ddr_sdram_mode_8);
  693. }
  694. #endif
  695. }
  696. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  697. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  698. const memctl_options_t *popts,
  699. const common_timing_params_t *common_dimm)
  700. {
  701. unsigned int refint; /* Refresh interval */
  702. unsigned int bstopre; /* Precharge interval */
  703. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  704. bstopre = popts->bstopre;
  705. /* refint field used 0x3FFF in earlier controllers */
  706. ddr->ddr_sdram_interval = (0
  707. | ((refint & 0xFFFF) << 16)
  708. | ((bstopre & 0x3FFF) << 0)
  709. );
  710. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  711. }
  712. #if defined(CONFIG_FSL_DDR3)
  713. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  714. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  715. const memctl_options_t *popts,
  716. const common_timing_params_t *common_dimm,
  717. unsigned int cas_latency,
  718. unsigned int additive_latency,
  719. const unsigned int unq_mrs_en)
  720. {
  721. unsigned short esdmode; /* Extended SDRAM mode */
  722. unsigned short sdmode; /* SDRAM mode */
  723. /* Mode Register - MR1 */
  724. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  725. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  726. unsigned int rtt;
  727. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  728. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  729. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  730. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  731. 1=Disable (Test/Debug) */
  732. /* Mode Register - MR0 */
  733. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  734. unsigned int wr; /* Write Recovery */
  735. unsigned int dll_rst; /* DLL Reset */
  736. unsigned int mode; /* Normal=0 or Test=1 */
  737. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  738. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  739. unsigned int bt;
  740. unsigned int bl; /* BL: Burst Length */
  741. unsigned int wr_mclk;
  742. const unsigned int mclk_ps = get_memory_clk_period_ps();
  743. int i;
  744. if (popts->rtt_override)
  745. rtt = popts->rtt_override_value;
  746. else
  747. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  748. if (additive_latency == (cas_latency - 1))
  749. al = 1;
  750. if (additive_latency == (cas_latency - 2))
  751. al = 2;
  752. if (popts->quad_rank_present)
  753. dic = 1; /* output driver impedance 240/7 ohm */
  754. /*
  755. * The esdmode value will also be used for writing
  756. * MR1 during write leveling for DDR3, although the
  757. * bits specifically related to the write leveling
  758. * scheme will be handled automatically by the DDR
  759. * controller. so we set the wrlvl_en = 0 here.
  760. */
  761. esdmode = (0
  762. | ((qoff & 0x1) << 12)
  763. | ((tdqs_en & 0x1) << 11)
  764. | ((rtt & 0x4) << 7) /* rtt field is split */
  765. | ((wrlvl_en & 0x1) << 7)
  766. | ((rtt & 0x2) << 5) /* rtt field is split */
  767. | ((dic & 0x2) << 4) /* DIC field is split */
  768. | ((al & 0x3) << 3)
  769. | ((rtt & 0x1) << 2) /* rtt field is split */
  770. | ((dic & 0x1) << 1) /* DIC field is split */
  771. | ((dll_en & 0x1) << 0)
  772. );
  773. /*
  774. * DLL control for precharge PD
  775. * 0=slow exit DLL off (tXPDLL)
  776. * 1=fast exit DLL on (tXP)
  777. */
  778. dll_on = 1;
  779. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  780. if (wr_mclk >= 12)
  781. wr = 6;
  782. else if (wr_mclk >= 9)
  783. wr = 5;
  784. else
  785. wr = wr_mclk - 4;
  786. dll_rst = 0; /* dll no reset */
  787. mode = 0; /* normal mode */
  788. /* look up table to get the cas latency bits */
  789. if (cas_latency >= 5 && cas_latency <= 11) {
  790. unsigned char cas_latency_table[7] = {
  791. 0x2, /* 5 clocks */
  792. 0x4, /* 6 clocks */
  793. 0x6, /* 7 clocks */
  794. 0x8, /* 8 clocks */
  795. 0xa, /* 9 clocks */
  796. 0xc, /* 10 clocks */
  797. 0xe /* 11 clocks */
  798. };
  799. caslat = cas_latency_table[cas_latency - 5];
  800. }
  801. bt = 0; /* Nibble sequential */
  802. switch (popts->burst_length) {
  803. case DDR_BL8:
  804. bl = 0;
  805. break;
  806. case DDR_OTF:
  807. bl = 1;
  808. break;
  809. case DDR_BC4:
  810. bl = 2;
  811. break;
  812. default:
  813. printf("Error: invalid burst length of %u specified. "
  814. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  815. popts->burst_length);
  816. bl = 1;
  817. break;
  818. }
  819. sdmode = (0
  820. | ((dll_on & 0x1) << 12)
  821. | ((wr & 0x7) << 9)
  822. | ((dll_rst & 0x1) << 8)
  823. | ((mode & 0x1) << 7)
  824. | (((caslat >> 1) & 0x7) << 4)
  825. | ((bt & 0x1) << 3)
  826. | ((bl & 0x3) << 0)
  827. );
  828. ddr->ddr_sdram_mode = (0
  829. | ((esdmode & 0xFFFF) << 16)
  830. | ((sdmode & 0xFFFF) << 0)
  831. );
  832. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  833. if (unq_mrs_en) { /* unique mode registers are supported */
  834. for (i = 1; i < 4; i++) {
  835. if (popts->rtt_override)
  836. rtt = popts->rtt_override_value;
  837. else
  838. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  839. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  840. esdmode |= (0
  841. | ((rtt & 0x4) << 7) /* rtt field is split */
  842. | ((rtt & 0x2) << 5) /* rtt field is split */
  843. | ((rtt & 0x1) << 2) /* rtt field is split */
  844. );
  845. switch (i) {
  846. case 1:
  847. ddr->ddr_sdram_mode_3 = (0
  848. | ((esdmode & 0xFFFF) << 16)
  849. | ((sdmode & 0xFFFF) << 0)
  850. );
  851. break;
  852. case 2:
  853. ddr->ddr_sdram_mode_5 = (0
  854. | ((esdmode & 0xFFFF) << 16)
  855. | ((sdmode & 0xFFFF) << 0)
  856. );
  857. break;
  858. case 3:
  859. ddr->ddr_sdram_mode_7 = (0
  860. | ((esdmode & 0xFFFF) << 16)
  861. | ((sdmode & 0xFFFF) << 0)
  862. );
  863. break;
  864. }
  865. }
  866. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  867. ddr->ddr_sdram_mode_3);
  868. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  869. ddr->ddr_sdram_mode_5);
  870. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  871. ddr->ddr_sdram_mode_5);
  872. }
  873. }
  874. #else /* !CONFIG_FSL_DDR3 */
  875. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  876. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  877. const memctl_options_t *popts,
  878. const common_timing_params_t *common_dimm,
  879. unsigned int cas_latency,
  880. unsigned int additive_latency,
  881. const unsigned int unq_mrs_en)
  882. {
  883. unsigned short esdmode; /* Extended SDRAM mode */
  884. unsigned short sdmode; /* SDRAM mode */
  885. /*
  886. * FIXME: This ought to be pre-calculated in a
  887. * technology-specific routine,
  888. * e.g. compute_DDR2_mode_register(), and then the
  889. * sdmode and esdmode passed in as part of common_dimm.
  890. */
  891. /* Extended Mode Register */
  892. unsigned int mrs = 0; /* Mode Register Set */
  893. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  894. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  895. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  896. unsigned int ocd = 0; /* 0x0=OCD not supported,
  897. 0x7=OCD default state */
  898. unsigned int rtt;
  899. unsigned int al; /* Posted CAS# additive latency (AL) */
  900. unsigned int ods = 0; /* Output Drive Strength:
  901. 0 = Full strength (18ohm)
  902. 1 = Reduced strength (4ohm) */
  903. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  904. 1=Disable (Test/Debug) */
  905. /* Mode Register (MR) */
  906. unsigned int mr; /* Mode Register Definition */
  907. unsigned int pd; /* Power-Down Mode */
  908. unsigned int wr; /* Write Recovery */
  909. unsigned int dll_res; /* DLL Reset */
  910. unsigned int mode; /* Normal=0 or Test=1 */
  911. unsigned int caslat = 0;/* CAS# latency */
  912. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  913. unsigned int bt;
  914. unsigned int bl; /* BL: Burst Length */
  915. #if defined(CONFIG_FSL_DDR2)
  916. const unsigned int mclk_ps = get_memory_clk_period_ps();
  917. #endif
  918. rtt = fsl_ddr_get_rtt();
  919. al = additive_latency;
  920. esdmode = (0
  921. | ((mrs & 0x3) << 14)
  922. | ((outputs & 0x1) << 12)
  923. | ((rdqs_en & 0x1) << 11)
  924. | ((dqs_en & 0x1) << 10)
  925. | ((ocd & 0x7) << 7)
  926. | ((rtt & 0x2) << 5) /* rtt field is split */
  927. | ((al & 0x7) << 3)
  928. | ((rtt & 0x1) << 2) /* rtt field is split */
  929. | ((ods & 0x1) << 1)
  930. | ((dll_en & 0x1) << 0)
  931. );
  932. mr = 0; /* FIXME: CHECKME */
  933. /*
  934. * 0 = Fast Exit (Normal)
  935. * 1 = Slow Exit (Low Power)
  936. */
  937. pd = 0;
  938. #if defined(CONFIG_FSL_DDR1)
  939. wr = 0; /* Historical */
  940. #elif defined(CONFIG_FSL_DDR2)
  941. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  942. #endif
  943. dll_res = 0;
  944. mode = 0;
  945. #if defined(CONFIG_FSL_DDR1)
  946. if (1 <= cas_latency && cas_latency <= 4) {
  947. unsigned char mode_caslat_table[4] = {
  948. 0x5, /* 1.5 clocks */
  949. 0x2, /* 2.0 clocks */
  950. 0x6, /* 2.5 clocks */
  951. 0x3 /* 3.0 clocks */
  952. };
  953. caslat = mode_caslat_table[cas_latency - 1];
  954. } else {
  955. printf("Warning: unknown cas_latency %d\n", cas_latency);
  956. }
  957. #elif defined(CONFIG_FSL_DDR2)
  958. caslat = cas_latency;
  959. #endif
  960. bt = 0;
  961. switch (popts->burst_length) {
  962. case DDR_BL4:
  963. bl = 2;
  964. break;
  965. case DDR_BL8:
  966. bl = 3;
  967. break;
  968. default:
  969. printf("Error: invalid burst length of %u specified. "
  970. " Defaulting to 4 beats.\n",
  971. popts->burst_length);
  972. bl = 2;
  973. break;
  974. }
  975. sdmode = (0
  976. | ((mr & 0x3) << 14)
  977. | ((pd & 0x1) << 12)
  978. | ((wr & 0x7) << 9)
  979. | ((dll_res & 0x1) << 8)
  980. | ((mode & 0x1) << 7)
  981. | ((caslat & 0x7) << 4)
  982. | ((bt & 0x1) << 3)
  983. | ((bl & 0x7) << 0)
  984. );
  985. ddr->ddr_sdram_mode = (0
  986. | ((esdmode & 0xFFFF) << 16)
  987. | ((sdmode & 0xFFFF) << 0)
  988. );
  989. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  990. }
  991. #endif
  992. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  993. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  994. {
  995. unsigned int init_value; /* Initialization value */
  996. init_value = 0xDEADBEEF;
  997. ddr->ddr_data_init = init_value;
  998. }
  999. /*
  1000. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1001. * The old controller on the 8540/60 doesn't have this register.
  1002. * Hope it's OK to set it (to 0) anyway.
  1003. */
  1004. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1005. const memctl_options_t *popts)
  1006. {
  1007. unsigned int clk_adjust; /* Clock adjust */
  1008. clk_adjust = popts->clk_adjust;
  1009. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1010. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1011. }
  1012. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1013. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1014. {
  1015. unsigned int init_addr = 0; /* Initialization address */
  1016. ddr->ddr_init_addr = init_addr;
  1017. }
  1018. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1019. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1020. {
  1021. unsigned int uia = 0; /* Use initialization address */
  1022. unsigned int init_ext_addr = 0; /* Initialization address */
  1023. ddr->ddr_init_ext_addr = (0
  1024. | ((uia & 0x1) << 31)
  1025. | (init_ext_addr & 0xF)
  1026. );
  1027. }
  1028. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1029. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1030. const memctl_options_t *popts)
  1031. {
  1032. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1033. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1034. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1035. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1036. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1037. #if defined(CONFIG_FSL_DDR3)
  1038. if (popts->burst_length == DDR_BL8) {
  1039. /* We set BL/2 for fixed BL8 */
  1040. rrt = 0; /* BL/2 clocks */
  1041. wwt = 0; /* BL/2 clocks */
  1042. } else {
  1043. /* We need to set BL/2 + 2 to BC4 and OTF */
  1044. rrt = 2; /* BL/2 + 2 clocks */
  1045. wwt = 2; /* BL/2 + 2 clocks */
  1046. }
  1047. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1048. #endif
  1049. ddr->timing_cfg_4 = (0
  1050. | ((rwt & 0xf) << 28)
  1051. | ((wrt & 0xf) << 24)
  1052. | ((rrt & 0xf) << 20)
  1053. | ((wwt & 0xf) << 16)
  1054. | (dll_lock & 0x3)
  1055. );
  1056. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1057. }
  1058. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1059. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1060. {
  1061. unsigned int rodt_on = 0; /* Read to ODT on */
  1062. unsigned int rodt_off = 0; /* Read to ODT off */
  1063. unsigned int wodt_on = 0; /* Write to ODT on */
  1064. unsigned int wodt_off = 0; /* Write to ODT off */
  1065. #if defined(CONFIG_FSL_DDR3)
  1066. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1067. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1068. rodt_off = 4; /* 4 clocks */
  1069. wodt_on = 1; /* 1 clocks */
  1070. wodt_off = 4; /* 4 clocks */
  1071. #endif
  1072. ddr->timing_cfg_5 = (0
  1073. | ((rodt_on & 0x1f) << 24)
  1074. | ((rodt_off & 0x7) << 20)
  1075. | ((wodt_on & 0x1f) << 12)
  1076. | ((wodt_off & 0x7) << 8)
  1077. );
  1078. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1079. }
  1080. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1081. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1082. {
  1083. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1084. /* Normal Operation Full Calibration Time (tZQoper) */
  1085. unsigned int zqoper = 0;
  1086. /* Normal Operation Short Calibration Time (tZQCS) */
  1087. unsigned int zqcs = 0;
  1088. if (zq_en) {
  1089. zqinit = 9; /* 512 clocks */
  1090. zqoper = 8; /* 256 clocks */
  1091. zqcs = 6; /* 64 clocks */
  1092. }
  1093. ddr->ddr_zq_cntl = (0
  1094. | ((zq_en & 0x1) << 31)
  1095. | ((zqinit & 0xF) << 24)
  1096. | ((zqoper & 0xF) << 16)
  1097. | ((zqcs & 0xF) << 8)
  1098. );
  1099. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1100. }
  1101. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1102. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1103. const memctl_options_t *popts)
  1104. {
  1105. /*
  1106. * First DQS pulse rising edge after margining mode
  1107. * is programmed (tWL_MRD)
  1108. */
  1109. unsigned int wrlvl_mrd = 0;
  1110. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1111. unsigned int wrlvl_odten = 0;
  1112. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1113. unsigned int wrlvl_dqsen = 0;
  1114. /* WRLVL_SMPL: Write leveling sample time */
  1115. unsigned int wrlvl_smpl = 0;
  1116. /* WRLVL_WLR: Write leveling repeition time */
  1117. unsigned int wrlvl_wlr = 0;
  1118. /* WRLVL_START: Write leveling start time */
  1119. unsigned int wrlvl_start = 0;
  1120. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1121. if (wrlvl_en) {
  1122. /* tWL_MRD min = 40 nCK, we set it 64 */
  1123. wrlvl_mrd = 0x6;
  1124. /* tWL_ODTEN 128 */
  1125. wrlvl_odten = 0x7;
  1126. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1127. wrlvl_dqsen = 0x5;
  1128. /*
  1129. * Write leveling sample time at least need 6 clocks
  1130. * higher than tWLO to allow enough time for progagation
  1131. * delay and sampling the prime data bits.
  1132. */
  1133. wrlvl_smpl = 0xf;
  1134. /*
  1135. * Write leveling repetition time
  1136. * at least tWLO + 6 clocks clocks
  1137. * we set it 64
  1138. */
  1139. wrlvl_wlr = 0x6;
  1140. /*
  1141. * Write leveling start time
  1142. * The value use for the DQS_ADJUST for the first sample
  1143. * when write leveling is enabled. It probably needs to be
  1144. * overriden per platform.
  1145. */
  1146. wrlvl_start = 0x8;
  1147. /*
  1148. * Override the write leveling sample and start time
  1149. * according to specific board
  1150. */
  1151. if (popts->wrlvl_override) {
  1152. wrlvl_smpl = popts->wrlvl_sample;
  1153. wrlvl_start = popts->wrlvl_start;
  1154. }
  1155. }
  1156. ddr->ddr_wrlvl_cntl = (0
  1157. | ((wrlvl_en & 0x1) << 31)
  1158. | ((wrlvl_mrd & 0x7) << 24)
  1159. | ((wrlvl_odten & 0x7) << 20)
  1160. | ((wrlvl_dqsen & 0x7) << 16)
  1161. | ((wrlvl_smpl & 0xf) << 12)
  1162. | ((wrlvl_wlr & 0x7) << 8)
  1163. | ((wrlvl_start & 0x1F) << 0)
  1164. );
  1165. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1166. }
  1167. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1168. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1169. {
  1170. /* Self Refresh Idle Threshold */
  1171. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1172. }
  1173. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1174. {
  1175. if (popts->addr_hash) {
  1176. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1177. puts("Addess hashing enabled.\n");
  1178. }
  1179. }
  1180. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1181. {
  1182. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1183. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1184. }
  1185. unsigned int
  1186. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1187. {
  1188. unsigned int res = 0;
  1189. /*
  1190. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1191. * not set at the same time.
  1192. */
  1193. if (ddr->ddr_sdram_cfg & 0x10000000
  1194. && ddr->ddr_sdram_cfg & 0x00008000) {
  1195. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1196. " should not be set at the same time.\n");
  1197. res++;
  1198. }
  1199. return res;
  1200. }
  1201. unsigned int
  1202. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1203. fsl_ddr_cfg_regs_t *ddr,
  1204. const common_timing_params_t *common_dimm,
  1205. const dimm_params_t *dimm_params,
  1206. unsigned int dbw_cap_adj,
  1207. unsigned int size_only)
  1208. {
  1209. unsigned int i;
  1210. unsigned int cas_latency;
  1211. unsigned int additive_latency;
  1212. unsigned int sr_it;
  1213. unsigned int zq_en;
  1214. unsigned int wrlvl_en;
  1215. unsigned int ip_rev = 0;
  1216. unsigned int unq_mrs_en = 0;
  1217. int cs_en = 1;
  1218. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1219. if (common_dimm == NULL) {
  1220. printf("Error: subset DIMM params struct null pointer\n");
  1221. return 1;
  1222. }
  1223. /*
  1224. * Process overrides first.
  1225. *
  1226. * FIXME: somehow add dereated caslat to this
  1227. */
  1228. cas_latency = (popts->cas_latency_override)
  1229. ? popts->cas_latency_override_value
  1230. : common_dimm->lowest_common_SPD_caslat;
  1231. additive_latency = (popts->additive_latency_override)
  1232. ? popts->additive_latency_override_value
  1233. : common_dimm->additive_latency;
  1234. sr_it = (popts->auto_self_refresh_en)
  1235. ? popts->sr_it
  1236. : 0;
  1237. /* ZQ calibration */
  1238. zq_en = (popts->zq_en) ? 1 : 0;
  1239. /* write leveling */
  1240. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1241. /* Chip Select Memory Bounds (CSn_BNDS) */
  1242. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1243. unsigned long long ea = 0, sa = 0;
  1244. unsigned int cs_per_dimm
  1245. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1246. unsigned int dimm_number
  1247. = i / cs_per_dimm;
  1248. unsigned long long rank_density
  1249. = dimm_params[dimm_number].rank_density;
  1250. if (((i == 1) && (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1)) ||
  1251. ((i == 2) && (popts->ba_intlv_ctl & 0x04)) ||
  1252. ((i == 3) && (popts->ba_intlv_ctl & FSL_DDR_CS2_CS3))) {
  1253. /*
  1254. * Don't set up boundaries for unused CS
  1255. * cs1 for cs0_cs1, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1256. * cs2 for cs0_cs1_cs2_cs3
  1257. * cs3 for cs2_cs3, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1258. * But we need to set the ODT_RD_CFG and
  1259. * ODT_WR_CFG for CS1_CONFIG here.
  1260. */
  1261. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1262. continue;
  1263. }
  1264. if (dimm_params[dimm_number].n_ranks == 0) {
  1265. debug("Skipping setup of CS%u "
  1266. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1267. continue;
  1268. }
  1269. if (popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1270. /*
  1271. * This works superbank 2CS
  1272. * There are 2 or more memory controllers configured
  1273. * identically, memory is interleaved between them,
  1274. * and each controller uses rank interleaving within
  1275. * itself. Therefore the starting and ending address
  1276. * on each controller is twice the amount present on
  1277. * each controller. If any CS is not included in the
  1278. * interleaving, the memory on that CS is not accssible
  1279. * and the total memory size is reduced. The CS is also
  1280. * disabled.
  1281. */
  1282. unsigned long long ctlr_density = 0;
  1283. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1284. case FSL_DDR_CS0_CS1:
  1285. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1286. ctlr_density = dimm_params[0].rank_density * 2;
  1287. if (i > 1)
  1288. cs_en = 0;
  1289. break;
  1290. case FSL_DDR_CS2_CS3:
  1291. ctlr_density = dimm_params[0].rank_density;
  1292. if (i > 0)
  1293. cs_en = 0;
  1294. break;
  1295. case FSL_DDR_CS0_CS1_CS2_CS3:
  1296. /*
  1297. * The four CS interleaving should have been verified by
  1298. * populate_memctl_options()
  1299. */
  1300. ctlr_density = dimm_params[0].rank_density * 4;
  1301. break;
  1302. default:
  1303. break;
  1304. }
  1305. ea = (CONFIG_NUM_DDR_CONTROLLERS *
  1306. (ctlr_density >> dbw_cap_adj)) - 1;
  1307. }
  1308. else if (!popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1309. /*
  1310. * If memory interleaving between controllers is NOT
  1311. * enabled, the starting address for each memory
  1312. * controller is distinct. However, because rank
  1313. * interleaving is enabled, the starting and ending
  1314. * addresses of the total memory on that memory
  1315. * controller needs to be programmed into its
  1316. * respective CS0_BNDS.
  1317. */
  1318. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1319. case FSL_DDR_CS0_CS1_CS2_CS3:
  1320. /* CS0+CS1+CS2+CS3 interleaving, only CS0_CNDS
  1321. * needs to be set.
  1322. */
  1323. sa = common_dimm->base_address;
  1324. ea = sa + (4 * (rank_density >> dbw_cap_adj))-1;
  1325. break;
  1326. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1327. /* CS0+CS1 and CS2+CS3 interleaving, CS0_CNDS
  1328. * and CS2_CNDS need to be set.
  1329. */
  1330. if ((i == 2) && (dimm_number == 0)) {
  1331. sa = dimm_params[dimm_number].base_address +
  1332. 2 * (rank_density >> dbw_cap_adj);
  1333. ea = sa + 2 * (rank_density >> dbw_cap_adj) - 1;
  1334. } else {
  1335. sa = dimm_params[dimm_number].base_address;
  1336. ea = sa + (2 * (rank_density >>
  1337. dbw_cap_adj)) - 1;
  1338. }
  1339. break;
  1340. case FSL_DDR_CS0_CS1:
  1341. /* CS0+CS1 interleaving, CS0_CNDS needs
  1342. * to be set
  1343. */
  1344. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1345. sa = dimm_params[dimm_number].base_address;
  1346. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1347. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1348. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1349. } else {
  1350. sa = 0;
  1351. ea = 0;
  1352. }
  1353. if (i == 0)
  1354. ea += (rank_density >> dbw_cap_adj);
  1355. break;
  1356. case FSL_DDR_CS2_CS3:
  1357. /* CS2+CS3 interleaving*/
  1358. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1359. sa = dimm_params[dimm_number].base_address;
  1360. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1361. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1362. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1363. } else {
  1364. sa = 0;
  1365. ea = 0;
  1366. }
  1367. if (i == 2)
  1368. ea += (rank_density >> dbw_cap_adj);
  1369. break;
  1370. default: /* No bank(chip-select) interleaving */
  1371. break;
  1372. }
  1373. }
  1374. else if (popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1375. /*
  1376. * Only the rank on CS0 of each memory controller may
  1377. * be used if memory controller interleaving is used
  1378. * without rank interleaving within each memory
  1379. * controller. However, the ending address programmed
  1380. * into each CS0 must be the sum of the amount of
  1381. * memory in the two CS0 ranks.
  1382. */
  1383. if (i == 0) {
  1384. ea = (2 * (rank_density >> dbw_cap_adj)) - 1;
  1385. }
  1386. }
  1387. else if (!popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1388. /*
  1389. * No rank interleaving and no memory controller
  1390. * interleaving.
  1391. */
  1392. sa = dimm_params[dimm_number].base_address;
  1393. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1394. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1395. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1396. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1397. } else {
  1398. sa = 0;
  1399. ea = 0;
  1400. }
  1401. }
  1402. sa >>= 24;
  1403. ea >>= 24;
  1404. ddr->cs[i].bnds = (0
  1405. | ((sa & 0xFFF) << 16) /* starting address MSB */
  1406. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1407. );
  1408. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1409. if (cs_en) {
  1410. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1411. set_csn_config_2(i, ddr);
  1412. } else
  1413. printf("CS%d is disabled.\n", i);
  1414. }
  1415. /*
  1416. * In the case we only need to compute the ddr sdram size, we only need
  1417. * to set csn registers, so return from here.
  1418. */
  1419. if (size_only)
  1420. return 0;
  1421. set_ddr_eor(ddr, popts);
  1422. #if !defined(CONFIG_FSL_DDR1)
  1423. set_timing_cfg_0(ddr, popts);
  1424. #endif
  1425. set_timing_cfg_3(ddr, common_dimm, cas_latency);
  1426. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1427. set_timing_cfg_2(ddr, popts, common_dimm,
  1428. cas_latency, additive_latency);
  1429. set_ddr_cdr1(ddr, popts);
  1430. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1431. ip_rev = fsl_ddr_get_version();
  1432. if (ip_rev > 0x40400)
  1433. unq_mrs_en = 1;
  1434. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1435. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1436. cas_latency, additive_latency, unq_mrs_en);
  1437. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1438. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1439. set_ddr_data_init(ddr);
  1440. set_ddr_sdram_clk_cntl(ddr, popts);
  1441. set_ddr_init_addr(ddr);
  1442. set_ddr_init_ext_addr(ddr);
  1443. set_timing_cfg_4(ddr, popts);
  1444. set_timing_cfg_5(ddr, cas_latency);
  1445. set_ddr_zq_cntl(ddr, zq_en);
  1446. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1447. set_ddr_sr_cntr(ddr, sr_it);
  1448. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1449. return check_fsl_memctl_config_regs(ddr);
  1450. }