mpc8260.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mpc8260.h
  25. *
  26. * MPC8255 / MPC8260 specific definitions
  27. */
  28. #ifndef __MPC8260_H__
  29. #define __MPC8260_H__
  30. #ifdef CONFIG_MPC8255
  31. #define CPU_ID_STR "MPC8255"
  32. #endif
  33. #ifndef CPU_ID_STR
  34. #define CPU_ID_STR "MPC8260"
  35. #endif
  36. /*-----------------------------------------------------------------------
  37. * Exception offsets (PowerPC standard)
  38. */
  39. #define EXC_OFF_SYS_RESET 0x0100 /* System reset */
  40. /*-----------------------------------------------------------------------
  41. * BCR - Bus Configuration Register 4-25
  42. */
  43. #define BCR_EBM 0x80000000 /* External Bus Mode */
  44. #define BCR_APD_MSK 0x70000000 /* Address Phase Delay Mask */
  45. #define BCR_L2C 0x08000000 /* Secondary Cache Controller */
  46. #define BCR_L2D_MSK 0x07000000 /* L2 Cache Hit Delay Mask */
  47. #define BCR_PLDP 0x00800000 /* Pipeline Maximum Depth */
  48. #define BCR_EAV 0x00400000 /* Enable Address Visibility */
  49. #define BCR_ETM 0x00080000 /* Compatibility Mode Enable */
  50. #define BCR_LETM 0x00040000 /* LocalBus Compatibility Mode Enable*/
  51. #define BCR_EPAR 0x00020000 /* Even Parity */
  52. #define BCR_LEPAR 0x00010000 /* Local Bus Even Parity */
  53. #define BCR_NPQM0 0x00008000 /* Non PowerQUICC-II Master 0 */
  54. #define BCR_NPQM1 0x00004000 /* Non PowerQUICC-II Master 1 */
  55. #define BCR_NPQM2 0x00002000 /* Non PowerQUICC-II Master 2 */
  56. #define BCR_EXDD 0x00000400 /* External Master Delay Disable*/
  57. #define BCR_ISPS 0x00000010 /* Internal Space Port Size */
  58. /*-----------------------------------------------------------------------
  59. * PPC_ACR - 60x Bus Arbiter Configuration Register 4-28
  60. */
  61. #define PPC_ACR_DBGD 0x20 /* Data Bus Grant Delay */
  62. #define PPC_ACR_EARB 0x10 /* External Arbitration */
  63. #define PPC_ACR_PRKM_MSK 0x0f /* Parking Master */
  64. #define PPC_ACR_PRKM_CPMH 0x00 /* CPM high request level */
  65. #define PPC_ACR_PRKM_CPMM 0x01 /* CPM middle request level */
  66. #define PPC_ACR_PRKM_CPML 0x02 /* CPM low request level */
  67. #define PPC_ACR_PRKM_CORE 0x06 /* Internal Core */
  68. #define PPC_ACR_PRKM_EXT1 0x07 /* External Master 1 */
  69. #define PPC_ACR_PRKM_EXT2 0x08 /* External Master 2 */
  70. #define PPC_ACR_PRKM_EXT3 0x09 /* External Master 3 */
  71. /*-----------------------------------------------------------------------
  72. * PPC_ALRH/PPC_ALRL - 60x Bus Arbitration-Level Registers 4-28
  73. */
  74. #define PPC_ALRH_PF0_MSK 0xf0000000 /* Priority Field 0 Mask */
  75. #define PPC_ALRH_PF1_MSK 0x0f000000 /* Priority Field 1 Mask */
  76. #define PPC_ALRH_PF2_MSK 0x00f00000 /* Priority Field 2 Mask */
  77. #define PPC_ALRH_PF3_MSK 0x000f0000 /* Priority Field 3 Mask */
  78. #define PPC_ALRH_PF4_MSK 0x0000f000 /* Priority Field 4 Mask */
  79. #define PPC_ALRH_PF5_MSK 0x00000f00 /* Priority Field 5 Mask */
  80. #define PPC_ALRH_PF6_MSK 0x000000f0 /* Priority Field 6 Mask */
  81. #define PPC_ALRH_PF7_MSK 0x0000000f /* Priority Field 7 Mask */
  82. #define PPC_ALRL_PF8_MSK 0xf0000000 /* Priority Field 8 Mask */
  83. #define PPC_ALRL_PF9_MSK 0x0f000000 /* Priority Field 9 Mask */
  84. #define PPC_ALRL_PF10_MSK 0x00f00000 /* Priority Field 10 Mask */
  85. #define PPC_ALRL_PF11_MSK 0x000f0000 /* Priority Field 11 Mask */
  86. #define PPC_ALRL_PF12_MSK 0x0000f000 /* Priority Field 12 Mask */
  87. #define PPC_ALRL_PF13_MSK 0x00000f00 /* Priority Field 13 Mask */
  88. #define PPC_ALRL_PF14_MSK 0x000000f0 /* Priority Field 14 Mask */
  89. #define PPC_ALRL_PF15_MSK 0x0000000f /* Priority Field 15 Mask */
  90. /*-----------------------------------------------------------------------
  91. * LCL_ACR - Local Bus Arbiter Configuration Register 4-29
  92. */
  93. #define LCL_ACR_DBGD 0x20 /* Data Bus Grant Delay */
  94. #define LCL_ACR_PRKM_MSK 0x0f /* Parking Master */
  95. #define LCL_ACR_PRKM_CPMH 0x00 /* CPM high request level */
  96. #define LCL_ACR_PRKM_CPMM 0x01 /* CPM middle request level */
  97. #define LCL_ACR_PRKM_CPML 0x02 /* CPM low request level */
  98. #define LCL_ACR_PRKM_HOST 0x03 /* Host Bridge */
  99. /*-----------------------------------------------------------------------
  100. * LCL_ALRH/LCL_ALRL - Local Bus Arbitration Level Registers 4-30
  101. */
  102. #define LCL_ALRH_PF0_MSK 0xf0000000 /* Priority Field 0 Mask */
  103. #define LCL_ALRH_PF1_MSK 0x0f000000 /* Priority Field 1 Mask */
  104. #define LCL_ALRH_PF2_MSK 0x00f00000 /* Priority Field 2 Mask */
  105. #define LCL_ALRH_PF3_MSK 0x000f0000 /* Priority Field 3 Mask */
  106. #define LCL_ALRH_PF4_MSK 0x0000f000 /* Priority Field 4 Mask */
  107. #define LCL_ALRH_PF5_MSK 0x00000f00 /* Priority Field 5 Mask */
  108. #define LCL_ALRH_PF6_MSK 0x000000f0 /* Priority Field 6 Mask */
  109. #define LCL_ALRH_PF7_MSK 0x0000000f /* Priority Field 7 Mask */
  110. #define LCL_ALRL_PF8_MSK 0xf0000000 /* Priority Field 8 Mask */
  111. #define LCL_ALRL_PF9_MSK 0x0f000000 /* Priority Field 9 Mask */
  112. #define LCL_ALRL_PF10_MSK 0x00f00000 /* Priority Field 10 Mask */
  113. #define LCL_ALRL_PF11_MSK 0x000f0000 /* Priority Field 11 Mask */
  114. #define LCL_ALRL_PF12_MSK 0x0000f000 /* Priority Field 12 Mask */
  115. #define LCL_ALRL_PF13_MSK 0x00000f00 /* Priority Field 13 Mask */
  116. #define LCL_ALRL_PF14_MSK 0x000000f0 /* Priority Field 14 Mask */
  117. #define LCL_ALRL_PF15_MSK 0x0000000f /* Priority Field 15 Mask */
  118. /*-----------------------------------------------------------------------
  119. * SIUMCR - SIU Module Configuration Register 4-31
  120. */
  121. #define SIUMCR_BBD 0x80000000 /* Bus Busy Disable */
  122. #define SIUMCR_ESE 0x40000000 /* External Snoop Enable */
  123. #define SIUMCR_PBSE 0x20000000 /* Parity Byte Select Enable */
  124. #define SIUMCR_CDIS 0x10000000 /* Core Disable */
  125. #define SIUMCR_DPPC00 0x00000000 /* Data Parity Pins Configuration*/
  126. #define SIUMCR_DPPC01 0x04000000 /* - " - */
  127. #define SIUMCR_DPPC10 0x08000000 /* - " - */
  128. #define SIUMCR_DPPC11 0x0c000000 /* - " - */
  129. #define SIUMCR_L2CPC00 0x00000000 /* L2 Cache Pins Configuration */
  130. #define SIUMCR_L2CPC01 0x01000000 /* - " - */
  131. #define SIUMCR_L2CPC10 0x02000000 /* - " - */
  132. #define SIUMCR_L2CPC11 0x03000000 /* - " - */
  133. #define SIUMCR_LBPC00 0x00000000 /* Local Bus Pins Configuration */
  134. #define SIUMCR_LBPC01 0x00400000 /* - " - */
  135. #define SIUMCR_LBPC10 0x00800000 /* - " - */
  136. #define SIUMCR_LBPC11 0x00c00000 /* - " - */
  137. #define SIUMCR_APPC00 0x00000000 /* Address Parity Pins Configuration*/
  138. #define SIUMCR_APPC01 0x00100000 /* - " - */
  139. #define SIUMCR_APPC10 0x00200000 /* - " - */
  140. #define SIUMCR_APPC11 0x00300000 /* - " - */
  141. #define SIUMCR_CS10PC00 0x00000000 /* CS10 Pin Configuration */
  142. #define SIUMCR_CS10PC01 0x00040000 /* - " - */
  143. #define SIUMCR_CS10PC10 0x00080000 /* - " - */
  144. #define SIUMCR_CS10PC11 0x000c0000 /* - " - */
  145. #define SIUMCR_BCTLC00 0x00000000 /* Buffer Control Configuration */
  146. #define SIUMCR_BCTLC01 0x00010000 /* - " - */
  147. #define SIUMCR_BCTLC10 0x00020000 /* - " - */
  148. #define SIUMCR_BCTLC11 0x00030000 /* - " - */
  149. #define SIUMCR_MMR00 0x00000000 /* Mask Masters Requests */
  150. #define SIUMCR_MMR01 0x00004000 /* - " - */
  151. #define SIUMCR_MMR10 0x00008000 /* - " - */
  152. #define SIUMCR_MMR11 0x0000c000 /* - " - */
  153. #define SIUMCR_LPBSE 0x00002000 /* LocalBus Parity Byte Select Enable*/
  154. /*-----------------------------------------------------------------------
  155. * IMMR - Internal Memory Map Register 4-34
  156. */
  157. #define IMMR_ISB_MSK 0xfffe0000 /* Internal Space base */
  158. #define IMMR_PARTNUM_MSK 0x0000ff00 /* Part number */
  159. #define IMMR_MASKNUM_MSK 0x000000ff /* Mask number */
  160. /*-----------------------------------------------------------------------
  161. * SYPCR - System Protection Control Register 4-35
  162. */
  163. #define SYPCR_SWTC 0xffff0000 /* Software Watchdog Timer Count*/
  164. #define SYPCR_BMT 0x0000ff00 /* Bus Monitor Timing */
  165. #define SYPCR_PBME 0x00000080 /* 60x Bus Monitor Enable */
  166. #define SYPCR_LBME 0x00000040 /* Local Bus Monitor Enable */
  167. #define SYPCR_SWE 0x00000004 /* Software Watchdog Enable */
  168. #define SYPCR_SWRI 0x00000002 /* Software Watchdog Reset/Int Select*/
  169. #define SYPCR_SWP 0x00000001 /* Software Watchdog Prescale */
  170. /*-----------------------------------------------------------------------
  171. * TMCNTSC - Time Counter Status and Control Register 4-40
  172. */
  173. #define TMCNTSC_SEC 0x0080 /* Once Per Second Interrupt */
  174. #define TMCNTSC_ALR 0x0040 /* Alarm Interrupt */
  175. #define TMCNTSC_SIE 0x0008 /* Second Interrupt Enable */
  176. #define TMCNTSC_ALE 0x0004 /* Alarm Interrupt Enable */
  177. #define TMCNTSC_TCF 0x0002 /* Time Counter Frequency */
  178. #define TMCNTSC_TCE 0x0001 /* Time Counter Enable */
  179. /*-----------------------------------------------------------------------
  180. * PISCR - Periodic Interrupt Status and Control Register 4-42
  181. */
  182. #if 0 /* already defined in asm/immap_8260.h */
  183. #define PISCR_PS 0x0080 /* Periodic Interrupt Status */
  184. #define PISCR_PIE 0x0004 /* Periodic Interrupt Enable */
  185. #define PISCR_PTF 0x0002 /* Periodic Timer Frequency */
  186. #define PISCR_PTE 0x0001 /* Periodic Timer Enable */
  187. #endif
  188. /*-----------------------------------------------------------------------
  189. * RSR - Reset Status Register 5-4
  190. */
  191. #define RSR_JTRS 0x00000020 /* JTAG Reset Status */
  192. #define RSR_CSRS 0x00000010 /* Check Stop Reset Status */
  193. #define RSR_SWRS 0x00000008 /* Software Watchdog Reset Status*/
  194. #define RSR_BMRS 0x00000004 /* Bus Monitor Reset Status */
  195. #define RSR_ESRS 0x00000002 /* External Soft Reset Status */
  196. #define RSR_EHRS 0x00000001 /* External Hard Reset Status */
  197. #define RSR_ALLBITS (RSR_JTRS|RSR_CSRS|RSR_SWRS|RSR_BMRS|RSR_ESRS|RSR_EHRS)
  198. /*-----------------------------------------------------------------------
  199. * RMR - Reset Mode Register 5-5
  200. */
  201. #define RMR_CSRE 0x00000001 /* Checkstop Reset Enable */
  202. /*-----------------------------------------------------------------------
  203. * Hard Reset Configuration Word 5-8
  204. */
  205. #define HRCW_EARB 0x80000000 /* External Arbitration */
  206. #define HRCW_EXMC 0x40000000 /* External Memory Controller */
  207. #define HRCW_CDIS 0x20000000 /* Core Disable */
  208. #define HRCW_EBM 0x10000000 /* External Bus Mode */
  209. #define HRCW_BPS00 0x00000000 /* Boot Port Size */
  210. #define HRCW_BPS01 0x04000000 /* - " - */
  211. #define HRCW_BPS10 0x08000000 /* - " - */
  212. #define HRCW_BPS11 0x0c000000 /* - " - */
  213. #define HRCW_CIP 0x02000000 /* Core Initial Prefix */
  214. #define HRCW_ISPS 0x01000000 /* Internal Space Port Size */
  215. #define HRCW_L2CPC00 0x00000000 /* L2 Cache Pins Configuration */
  216. #define HRCW_L2CPC01 0x00400000 /* - " - */
  217. #define HRCW_L2CPC10 0x00800000 /* - " - */
  218. #define HRCW_L2CPC11 0x00c00000 /* - " - */
  219. #define HRCW_DPPC00 0x00000000 /* Data Parity Pin Configuration*/
  220. #define HRCW_DPPC01 0x00100000 /* - " - */
  221. #define HRCW_DPPC10 0x00200000 /* - " - */
  222. #define HRCW_DPPC11 0x00300000 /* - " - */
  223. #define HRCW_reserved1 0x00080000 /* reserved */
  224. #define HRCW_ISB000 0x00000000 /* Initial Internal Space Base */
  225. #define HRCW_ISB001 0x00010000 /* - " - */
  226. #define HRCW_ISB010 0x00020000 /* - " - */
  227. #define HRCW_ISB011 0x00030000 /* - " - */
  228. #define HRCW_ISB100 0x00040000 /* - " - */
  229. #define HRCW_ISB101 0x00050000 /* - " - */
  230. #define HRCW_ISB110 0x00060000 /* - " - */
  231. #define HRCW_ISB111 0x00070000 /* - " - */
  232. #define HRCW_BMS 0x00008000 /* Boot Memory Space */
  233. #define HRCW_BBD 0x00004000 /* Bus Busy Disable */
  234. #define HRCW_MMR00 0x00000000 /* Mask Masters Requests */
  235. #define HRCW_MMR01 0x00001000 /* - " - */
  236. #define HRCW_MMR10 0x00002000 /* - " - */
  237. #define HRCW_MMR11 0x00003000 /* - " - */
  238. #define HRCW_LBPC00 0x00000000 /* Local Bus Pin Configuration */
  239. #define HRCW_LBPC01 0x00000400 /* - " - */
  240. #define HRCW_LBPC10 0x00000800 /* - " - */
  241. #define HRCW_LBPC11 0x00000c00 /* - " - */
  242. #define HRCW_APPC00 0x00000000 /* Address Parity Pin Configuration*/
  243. #define HRCW_APPC01 0x00000100 /* - " - */
  244. #define HRCW_APPC10 0x00000200 /* - " - */
  245. #define HRCW_APPC11 0x00000300 /* - " - */
  246. #define HRCW_CS10PC00 0x00000000 /* CS10 Pin Configuration */
  247. #define HRCW_CS10PC01 0x00000040 /* - " - */
  248. #define HRCW_CS10PC10 0x00000080 /* - " - */
  249. #define HRCW_CS10PC11 0x000000c0 /* - " - */
  250. #define HRCW_MODCK_H0000 0x00000000 /* High-order bits of MODCK Bus */
  251. #define HRCW_MODCK_H0001 0x00000001 /* - " - */
  252. #define HRCW_MODCK_H0010 0x00000002 /* - " - */
  253. #define HRCW_MODCK_H0011 0x00000003 /* - " - */
  254. #define HRCW_MODCK_H0100 0x00000004 /* - " - */
  255. #define HRCW_MODCK_H0101 0x00000005 /* - " - */
  256. #define HRCW_MODCK_H0110 0x00000006 /* - " - */
  257. #define HRCW_MODCK_H0111 0x00000007 /* - " - */
  258. #define HRCW_MODCK_H1000 0x00000008 /* - " - */
  259. #define HRCW_MODCK_H1001 0x00000009 /* - " - */
  260. #define HRCW_MODCK_H1010 0x0000000a /* - " - */
  261. #define HRCW_MODCK_H1011 0x0000000b /* - " - */
  262. #define HRCW_MODCK_H1100 0x0000000c /* - " - */
  263. #define HRCW_MODCK_H1101 0x0000000d /* - " - */
  264. #define HRCW_MODCK_H1110 0x0000000e /* - " - */
  265. #define HRCW_MODCK_H1111 0x0000000f /* - " - */
  266. /*-----------------------------------------------------------------------
  267. * SCCR - System Clock Control Register 9-8
  268. */
  269. #define SCCR_CLPD 0x00000004 /* CPM Low Power Disable */
  270. #define SCCR_DFBRG_MSK 0x00000003 /* Division factor of BRGCLK Mask */
  271. #define SCCR_DFBRG_SHIFT 0
  272. #define SCCR_DFBRG00 0x00000000 /* BRGCLK division by 4 */
  273. #define SCCR_DFBRG01 0x00000001 /* BRGCLK division by 16 (normal op.)*/
  274. #define SCCR_DFBRG10 0x00000002 /* BRGCLK division by 64 */
  275. #define SCCR_DFBRG11 0x00000003 /* BRGCLK division by 128 */
  276. /*-----------------------------------------------------------------------
  277. * SCMR - System Clock Mode Register 9-9
  278. */
  279. #define SCMR_CORECNF_MSK 0x1f000000 /* Core Configuration Mask */
  280. #define SCMR_CORECNF_SHIFT 24
  281. #define SCMR_BUSDF_MSK 0x00f00000 /* 60x Bus Division Factor Mask */
  282. #define SCMR_BUSDF_SHIFT 20
  283. #define SCMR_CPMDF_MSK 0x000f0000 /* CPM Division Factor Mask */
  284. #define SCMR_CPMDF_SHIFT 16
  285. #define SCMR_PLLDF 0x00001000 /* PLL Pre-divider Value */
  286. #define SCMR_PLLMF_MSK 0x00000fff /* PLL Multiplication Factor Mask*/
  287. #define SCMR_PLLMF_MSKH7 0x0000000f /* for HiP7 processors */
  288. #define SCMR_PLLMF_SHIFT 0
  289. /*-----------------------------------------------------------------------
  290. * MxMR - Machine A/B/C Mode Registers 10-13
  291. */
  292. #define MxMR_BSEL 0x80000000 /* Bus Select */
  293. #define MxMR_RFEN 0x40000000 /* Refresh Enable */
  294. #define MxMR_OP_MSK 0x30000000 /* Command Opcode Mask */
  295. #define MxMR_AMx_MSK 0x07000000 /* Addess Multiplex Size Mask */
  296. #define MxMR_DSx_MSK 0x00c00000 /* Disable Timer Period Mask */
  297. #define MxMR_G0CLx_MSK 0x00380000 /* General Line 0 Control Mask */
  298. #define MxMR_GPL_x4DIS 0x00040000 /* GPL_A4 Ouput Line Disable */
  299. #define MxMR_RLFx_MSK 0x0003c000 /* Read Loop Field Mask */
  300. #define MxMR_WLFx_MSK 0x00003c00 /* Write Loop Field Mask */
  301. #define MxMR_TLFx_MSK 0x000003c0 /* Refresh Loop Field Mask */
  302. #define MxMR_MAD_MSK 0x0000003f /* Machine Address Mask */
  303. #define MxMR_OP_NORM 0x00000000 /* Normal Operation */
  304. #define MxMR_OP_WARR 0x10000000 /* Write to Array */
  305. #define MxMR_OP_RARR 0x20000000 /* Read from Array */
  306. #define MxMR_OP_RUNP 0x30000000 /* Run Pattern */
  307. #define MxMR_AMx_TYPE_0 0x00000000 /* Addess Multiplexing Type 0 */
  308. #define MxMR_AMx_TYPE_1 0x01000000 /* Addess Multiplexing Type 1 */
  309. #define MxMR_AMx_TYPE_2 0x02000000 /* Addess Multiplexing Type 2 */
  310. #define MxMR_AMx_TYPE_3 0x03000000 /* Addess Multiplexing Type 3 */
  311. #define MxMR_AMx_TYPE_4 0x04000000 /* Addess Multiplexing Type 4 */
  312. #define MxMR_AMx_TYPE_5 0x05000000 /* Addess Multiplexing Type 5 */
  313. #define MxMR_DSx_1_CYCL 0x00000000 /* 1 cycle Disable Period */
  314. #define MxMR_DSx_2_CYCL 0x00400000 /* 2 cycle Disable Period */
  315. #define MxMR_DSx_3_CYCL 0x00800000 /* 3 cycle Disable Period */
  316. #define MxMR_DSx_4_CYCL 0x00c00000 /* 4 cycle Disable Period */
  317. #define MxMR_G0CLx_A12 0x00000000 /* General Line 0 : A12 */
  318. #define MxMR_G0CLx_A11 0x00080000 /* General Line 0 : A11 */
  319. #define MxMR_G0CLx_A10 0x00100000 /* General Line 0 : A10 */
  320. #define MxMR_G0CLx_A9 0x00180000 /* General Line 0 : A9 */
  321. #define MxMR_G0CLx_A8 0x00200000 /* General Line 0 : A8 */
  322. #define MxMR_G0CLx_A7 0x00280000 /* General Line 0 : A7 */
  323. #define MxMR_G0CLx_A6 0x00300000 /* General Line 0 : A6 */
  324. #define MxMR_G0CLx_A5 0x00380000 /* General Line 0 : A5 */
  325. #define MxMR_RLFx_1X 0x00004000 /* Read Loop is executed 1 time */
  326. #define MxMR_RLFx_2X 0x00008000 /* Read Loop is executed 2 times*/
  327. #define MxMR_RLFx_3X 0x0000c000 /* Read Loop is executed 3 times*/
  328. #define MxMR_RLFx_4X 0x00010000 /* Read Loop is executed 4 times*/
  329. #define MxMR_RLFx_5X 0x00014000 /* Read Loop is executed 5 times*/
  330. #define MxMR_RLFx_6X 0x00018000 /* Read Loop is executed 6 times*/
  331. #define MxMR_RLFx_7X 0x0001c000 /* Read Loop is executed 7 times*/
  332. #define MxMR_RLFx_8X 0x00020000 /* Read Loop is executed 8 times*/
  333. #define MxMR_RLFx_9X 0x00024000 /* Read Loop is executed 9 times*/
  334. #define MxMR_RLFx_10X 0x00028000 /* Read Loop is executed 10 times*/
  335. #define MxMR_RLFx_11X 0x0002c000 /* Read Loop is executed 11 times*/
  336. #define MxMR_RLFx_12X 0x00030000 /* Read Loop is executed 12 times*/
  337. #define MxMR_RLFx_13X 0x00034000 /* Read Loop is executed 13 times*/
  338. #define MxMR_RLFx_14X 0x00038000 /* Read Loop is executed 14 times*/
  339. #define MxMR_RLFx_15X 0x0003c000 /* Read Loop is executed 15 times*/
  340. #define MxMR_RLFx_16X 0x00000000 /* Read Loop is executed 16 times*/
  341. #define MxMR_WLFx_1X 0x00000400 /* Write Loop is executed 1 time*/
  342. #define MxMR_WLFx_2X 0x00000800 /* Write Loop is executed 2 times*/
  343. #define MxMR_WLFx_3X 0x00000c00 /* Write Loop is executed 3 times*/
  344. #define MxMR_WLFx_4X 0x00001000 /* Write Loop is executed 4 times*/
  345. #define MxMR_WLFx_5X 0x00001400 /* Write Loop is executed 5 times*/
  346. #define MxMR_WLFx_6X 0x00001800 /* Write Loop is executed 6 times*/
  347. #define MxMR_WLFx_7X 0x00001c00 /* Write Loop is executed 7 times*/
  348. #define MxMR_WLFx_8X 0x00002000 /* Write Loop is executed 8 times*/
  349. #define MxMR_WLFx_9X 0x00002400 /* Write Loop is executed 9 times*/
  350. #define MxMR_WLFx_10X 0x00002800 /* Write Loop is executed 10 times*/
  351. #define MxMR_WLFx_11X 0x00002c00 /* Write Loop is executed 11 times*/
  352. #define MxMR_WLFx_12X 0x00003000 /* Write Loop is executed 12 times*/
  353. #define MxMR_WLFx_13X 0x00003400 /* Write Loop is executed 13 times*/
  354. #define MxMR_WLFx_14X 0x00003800 /* Write Loop is executed 14 times*/
  355. #define MxMR_WLFx_15X 0x00003c00 /* Write Loop is executed 15 times*/
  356. #define MxMR_WLFx_16X 0x00000000 /* Write Loop is executed 16 times*/
  357. #define MxMR_TLFx_1X 0x00000040 /* Timer Loop is executed 1 time*/
  358. #define MxMR_TLFx_2X 0x00000080 /* Timer Loop is executed 2 times*/
  359. #define MxMR_TLFx_3X 0x000000c0 /* Timer Loop is executed 3 times*/
  360. #define MxMR_TLFx_4X 0x00000100 /* Timer Loop is executed 4 times*/
  361. #define MxMR_TLFx_5X 0x00000140 /* Timer Loop is executed 5 times*/
  362. #define MxMR_TLFx_6X 0x00000180 /* Timer Loop is executed 6 times*/
  363. #define MxMR_TLFx_7X 0x000001c0 /* Timer Loop is executed 7 times*/
  364. #define MxMR_TLFx_8X 0x00000200 /* Timer Loop is executed 8 times*/
  365. #define MxMR_TLFx_9X 0x00000240 /* Timer Loop is executed 9 times*/
  366. #define MxMR_TLFx_10X 0x00000280 /* Timer Loop is executed 10 times*/
  367. #define MxMR_TLFx_11X 0x000002c0 /* Timer Loop is executed 11 times*/
  368. #define MxMR_TLFx_12X 0x00000300 /* Timer Loop is executed 12 times*/
  369. #define MxMR_TLFx_13X 0x00000340 /* Timer Loop is executed 13 times*/
  370. #define MxMR_TLFx_14X 0x00000380 /* Timer Loop is executed 14 times*/
  371. #define MxMR_TLFx_15X 0x000003c0 /* Timer Loop is executed 15 times*/
  372. #define MxMR_TLFx_16X 0x00000000 /* Timer Loop is executed 16 times*/
  373. /*-----------------------------------------------------------------------
  374. * BRx - Memory Controller: Base Register 10-14
  375. */
  376. #define BRx_BA_MSK 0xffff8000 /* Base Address Mask */
  377. #define BRx_PS_MSK 0x00001800 /* Port Size Mask */
  378. #define BRx_DECC_MSK 0x00000600 /* Data Error Correct+Check Mask*/
  379. #define BRx_WP 0x00000100 /* Write Protect */
  380. #define BRx_MS_MSK 0x000000e0 /* Machine Select Mask */
  381. #define BRx_EMEMC 0x00000010 /* External MEMC Enable */
  382. #define BRx_ATOM_MSK 0x0000000c /* Atomic Operation Mask */
  383. #define BRx_DR 0x00000002 /* Data Pipelining */
  384. #define BRx_V 0x00000001 /* Bank Valid */
  385. #define BRx_PS_64 0x00000000 /* 64 bit port size (60x bus only)*/
  386. #define BRx_PS_8 0x00000800 /* 8 bit port size */
  387. #define BRx_PS_16 0x00001000 /* 16 bit port size */
  388. #define BRx_PS_32 0x00001800 /* 32 bit port size */
  389. #define BRx_DECC_NONE 0x00000000 /* Data Errors Checking Disabled*/
  390. #define BRx_DECC_NORMAL 0x00000200 /* Normal Parity Checking */
  391. #define BRx_DECC_RMWPC 0x00000400 /* Read-Modify-Write Parity Checking*/
  392. #define BRx_DECC_ECC 0x00000600 /* ECC Correction and Checking */
  393. #define BRx_MS_GPCM_P 0x00000000 /* G.P.C.M. 60x Bus Machine Select*/
  394. #define BRx_MS_GPCM_L 0x00000020 /* G.P.C.M. Local Bus Machine Select*/
  395. #define BRx_MS_SDRAM_P 0x00000040 /* SDRAM 60x Bus Machine Select */
  396. #define BRx_MS_SDRAM_L 0x00000060 /* SDRAM Local Bus Machine Select*/
  397. #define BRx_MS_UPMA 0x00000080 /* U.P.M.A Machine Select */
  398. #define BRx_MS_UPMB 0x000000a0 /* U.P.M.B Machine Select */
  399. #define BRx_MS_UPMC 0x000000c0 /* U.P.M.C Machine Select */
  400. #define BRx_ATOM_RAWA 0x00000004 /* Read-After-Write-Atomic */
  401. #define BRx_ATOM_WARA 0x00000008 /* Write-After-Read-Atomic */
  402. /*-----------------------------------------------------------------------
  403. * ORx - Memory Controller: Option Register - SDRAM Mode 10-16
  404. */
  405. #define ORxS_SDAM_MSK 0xfff00000 /* SDRAM Address Mask Mask */
  406. #define ORxS_LSDAM_MSK 0x000f8000 /* Lower SDRAM Address Mask Mask*/
  407. #define ORxS_BPD_MSK 0x00006000 /* Banks Per Device Mask */
  408. #define ORxS_ROWST_MSK 0x00001e00 /* Row Start Address Bit Mask */
  409. #define ORxS_NUMR_MSK 0x000001c0 /* Number of Row Addr Lines Mask*/
  410. #define ORxS_PMSEL 0x00000020 /* Page Mode Select */
  411. #define ORxS_IBID 0x00000010 /* Internal Bank Interleaving Disable*/
  412. #define ORxS_BPD_2 0x00000000 /* 2 Banks Per Device */
  413. #define ORxS_BPD_4 0x00002000 /* 4 Banks Per Device */
  414. #define ORxS_BPD_8 0x00004000 /* 8 Banks Per Device */
  415. /* ROWST values for xSDMR[PBI] = 0 */
  416. #define ORxS_ROWST_PBI0_A7 0x00000400 /* Row Start Address Bit is A7 */
  417. #define ORxS_ROWST_PBI0_A8 0x00000800 /* Row Start Address Bit is A8 */
  418. #define ORxS_ROWST_PBI0_A9 0x00000c00 /* Row Start Address Bit is A9 */
  419. #define ORxS_ROWST_PBI0_A10 0x00001000 /* Row Start Address Bit is A10 */
  420. #define ORxS_ROWST_PBI0_A11 0x00001400 /* Row Start Address Bit is A11 */
  421. #define ORxS_ROWST_PBI0_A12 0x00001800 /* Row Start Address Bit is A12 */
  422. #define ORxS_ROWST_PBI0_A13 0x00001c00 /* Row Start Address Bit is A13 */
  423. /* ROWST values for xSDMR[PBI] = 1 */
  424. #define ORxS_ROWST_PBI1_A0 0x00000000 /* Row Start Address Bit is A0 */
  425. #define ORxS_ROWST_PBI1_A1 0x00000200 /* Row Start Address Bit is A1 */
  426. #define ORxS_ROWST_PBI1_A2 0x00000400 /* Row Start Address Bit is A2 */
  427. #define ORxS_ROWST_PBI1_A3 0x00000600 /* Row Start Address Bit is A3 */
  428. #define ORxS_ROWST_PBI1_A4 0x00000800 /* Row Start Address Bit is A4 */
  429. #define ORxS_ROWST_PBI1_A5 0x00000a00 /* Row Start Address Bit is A5 */
  430. #define ORxS_ROWST_PBI1_A6 0x00000c00 /* Row Start Address Bit is A6 */
  431. #define ORxS_ROWST_PBI1_A7 0x00000e00 /* Row Start Address Bit is A7 */
  432. #define ORxS_ROWST_PBI1_A8 0x00001000 /* Row Start Address Bit is A8 */
  433. #define ORxS_ROWST_PBI1_A9 0x00001200 /* Row Start Address Bit is A9 */
  434. #define ORxS_ROWST_PBI1_A10 0x00001400 /* Row Start Address Bit is A10 */
  435. #define ORxS_ROWST_PBI1_A11 0x00001600 /* Row Start Address Bit is A11 */
  436. #define ORxS_ROWST_PBI1_A12 0x00001800 /* Row Start Address Bit is A12 */
  437. #define ORxS_NUMR_9 0x00000000 /* 9 Row Address Lines */
  438. #define ORxS_NUMR_10 0x00000040 /* 10 Row Address Lines */
  439. #define ORxS_NUMR_11 0x00000080 /* 11 Row Address Lines */
  440. #define ORxS_NUMR_12 0x000000c0 /* 12 Row Address Lines */
  441. #define ORxS_NUMR_13 0x00000100 /* 13 Row Address Lines */
  442. #define ORxS_NUMR_14 0x00000140 /* 14 Row Address Lines */
  443. #define ORxS_NUMR_15 0x00000180 /* 15 Row Address Lines */
  444. #define ORxS_NUMR_16 0x000001c0 /* 16 Row Address Lines */
  445. /* helper to determine the AM for a given size (SDRAM mode) */
  446. #define ORxS_SIZE_TO_AM(s) ((~((s) - 1)) & 0xffff8000) /* must be pow of 2 */
  447. /*-----------------------------------------------------------------------
  448. * ORx - Memory Controller: Option Register - GPCM Mode 10-18
  449. */
  450. #define ORxG_AM_MSK 0xffff8000 /* Address Mask Mask */
  451. #define ORxG_BCTLD 0x00001000 /* Data Buffer Control Disable */
  452. #define ORxG_CSNT 0x00000800 /* Chip Select Negation Time */
  453. #define ORxG_ACS_MSK 0x00000600 /* Address to Chip Select Setup mask*/
  454. #define ORxG_SCY_MSK 0x000000f0 /* Cycle Lenght in Clocks */
  455. #define ORxG_SETA 0x00000008 /* External Access Termination */
  456. #define ORxG_TRLX 0x00000004 /* Timing Relaxed */
  457. #define ORxG_EHTR 0x00000002 /* Extended Hold Time on Read */
  458. #define ORxG_ACS_DIV1 0x00000000 /* CS is output at the same time*/
  459. #define ORxG_ACS_DIV4 0x00000400 /* CS is output 1/4 a clock later*/
  460. #define ORxG_ACS_DIV2 0x00000600 /* CS is output 1/2 a clock later*/
  461. #define ORxG_SCY_0_CLK 0x00000000 /* 0 clock cycles wait states */
  462. #define ORxG_SCY_1_CLK 0x00000010 /* 1 clock cycles wait states */
  463. #define ORxG_SCY_2_CLK 0x00000020 /* 2 clock cycles wait states */
  464. #define ORxG_SCY_3_CLK 0x00000030 /* 3 clock cycles wait states */
  465. #define ORxG_SCY_4_CLK 0x00000040 /* 4 clock cycles wait states */
  466. #define ORxG_SCY_5_CLK 0x00000050 /* 5 clock cycles wait states */
  467. #define ORxG_SCY_6_CLK 0x00000060 /* 6 clock cycles wait states */
  468. #define ORxG_SCY_7_CLK 0x00000070 /* 7 clock cycles wait states */
  469. #define ORxG_SCY_8_CLK 0x00000080 /* 8 clock cycles wait states */
  470. #define ORxG_SCY_9_CLK 0x00000090 /* 9 clock cycles wait states */
  471. #define ORxG_SCY_10_CLK 0x000000a0 /* 10 clock cycles wait states */
  472. #define ORxG_SCY_11_CLK 0x000000b0 /* 11 clock cycles wait states */
  473. #define ORxG_SCY_12_CLK 0x000000c0 /* 12 clock cycles wait states */
  474. #define ORxG_SCY_13_CLK 0x000000d0 /* 13 clock cycles wait states */
  475. #define ORxG_SCY_14_CLK 0x000000e0 /* 14 clock cycles wait states */
  476. #define ORxG_SCY_15_CLK 0x000000f0 /* 15 clock cycles wait states */
  477. /*-----------------------------------------------------------------------
  478. * ORx - Memory Controller: Option Register - UPM Mode 10-20
  479. */
  480. #define ORxU_AM_MSK 0xffff8000 /* Address Mask Mask */
  481. #define ORxU_BCTLD 0x00001000 /* Data Buffer Control Disable */
  482. #define ORxU_BI 0x00000100 /* Burst Inhibit */
  483. #define ORxU_EHTR_MSK 0x00000006 /* Extended Hold Time on Read Mask*/
  484. #define ORxU_EHTR_NORM 0x00000000 /* Normal Timing */
  485. #define ORxU_EHTR_1IDLE 0x00000002 /* One Idle Clock Cycle Inserted*/
  486. #define ORxU_EHTR_4IDLE 0x00000004 /* Four Idle Clock Cycles Inserted*/
  487. #define ORxU_EHTR_8IDLE 0x00000006 /* Eight Idle Clock Cycles Inserted*/
  488. /* helpers to convert values into an OR address mask (GPCM mode) */
  489. #define P2SZ_TO_AM(s) ((~((s) - 1)) & 0xffff8000) /* must be pow of 2 */
  490. #define MEG_TO_AM(m) P2SZ_TO_AM((m) << 20)
  491. /*-----------------------------------------------------------------------
  492. * PSDMR - 60x SDRAM Mode Register 10-21
  493. */
  494. #define PSDMR_PBI 0x80000000 /* Page-based Interleaving */
  495. #define PSDMR_RFEN 0x40000000 /* Refresh Enable */
  496. #define PSDMR_OP_MSK 0x38000000 /* SDRAM Operation Mask */
  497. #define PSDMR_SDAM_MSK 0x07000000 /* SDRAM Address Multiplex Mask */
  498. #define PSDMR_BSMA_MSK 0x00e00000 /* Bank Select Muxd Addr Line Mask*/
  499. #define PSDMR_SDA10_MSK 0x001c0000 /* A10 Control Mask */
  500. #define PSDMR_RFRC_MSK 0x00038000 /* Refresh Recovery Mask */
  501. #define PSDMR_PRETOACT_MSK 0x00007000 /* Precharge to Activate Intvl Mask*/
  502. #define PSDMR_ACTTORW_MSK 0x00000e00 /* Activate to Read/Write Intvl Mask*/
  503. #define PSDMR_BL 0x00000100 /* Burst Length */
  504. #define PSDMR_LDOTOPRE_MSK 0x000000c0 /* Last Data Out to Precharge Mask*/
  505. #define PSDMR_WRC_MSK 0x00000030 /* Write Recovery Time Mask */
  506. #define PSDMR_EAMUX 0x00000008 /* External Address Multiplexing*/
  507. #define PSDMR_BUFCMD 0x00000004 /* SDRAM ctl lines asrtd for 2 cycles*/
  508. #define PSDMR_CL_MSK 0x00000003 /* CAS Latency Mask */
  509. #define PSDMR_OP_NORM 0x00000000 /* Normal Operation */
  510. #define PSDMR_OP_CBRR 0x08000000 /* CBR Refresh */
  511. #define PSDMR_OP_SELFR 0x10000000 /* Self Refresh */
  512. #define PSDMR_OP_MRW 0x18000000 /* Mode Register Write */
  513. #define PSDMR_OP_PREB 0x20000000 /* Precharge Bank */
  514. #define PSDMR_OP_PREA 0x28000000 /* Precharge All Banks */
  515. #define PSDMR_OP_ACTB 0x30000000 /* Activate Bank */
  516. #define PSDMR_OP_RW 0x38000000 /* Read/Write */
  517. #define PSDMR_SDAM_A13_IS_A5 0x00000000 /* SDRAM Address Multiplex A13 is A5 */
  518. #define PSDMR_SDAM_A14_IS_A5 0x01000000 /* SDRAM Address Multiplex A14 is A5 */
  519. #define PSDMR_SDAM_A15_IS_A5 0x02000000 /* SDRAM Address Multiplex A15 is A5 */
  520. #define PSDMR_SDAM_A16_IS_A5 0x03000000 /* SDRAM Address Multiplex A16 is A5 */
  521. #define PSDMR_SDAM_A17_IS_A5 0x04000000 /* SDRAM Address Multiplex A17 is A5 */
  522. #define PSDMR_SDAM_A18_IS_A5 0x05000000 /* SDRAM Address Multiplex A18 is A5 */
  523. #define PSDMR_BSMA_A12_A14 0x00000000 /* A12 - A14 */
  524. #define PSDMR_BSMA_A13_A15 0x00200000 /* A13 - A15 */
  525. #define PSDMR_BSMA_A14_A16 0x00400000 /* A14 - A16 */
  526. #define PSDMR_BSMA_A15_A17 0x00600000 /* A15 - A17 */
  527. #define PSDMR_BSMA_A16_A18 0x00800000 /* A16 - A18 */
  528. #define PSDMR_BSMA_A17_A19 0x00a00000 /* A17 - A19 */
  529. #define PSDMR_BSMA_A18_A20 0x00c00000 /* A18 - A20 */
  530. #define PSDMR_BSMA_A19_A21 0x00e00000 /* A19 - A21 */
  531. /* SDA10 values for xSDMR[PBI] = 0 */
  532. #define PSDMR_SDA10_PBI0_A12 0x00000000 /* "A10" Control is A12 */
  533. #define PSDMR_SDA10_PBI0_A11 0x00040000 /* "A10" Control is A11 */
  534. #define PSDMR_SDA10_PBI0_A10 0x00080000 /* "A10" Control is A10 */
  535. #define PSDMR_SDA10_PBI0_A9 0x000c0000 /* "A10" Control is A9 */
  536. #define PSDMR_SDA10_PBI0_A8 0x00100000 /* "A10" Control is A8 */
  537. #define PSDMR_SDA10_PBI0_A7 0x00140000 /* "A10" Control is A7 */
  538. #define PSDMR_SDA10_PBI0_A6 0x00180000 /* "A10" Control is A6 */
  539. #define PSDMR_SDA10_PBI0_A5 0x001c0000 /* "A10" Control is A5 */
  540. /* SDA10 values for xSDMR[PBI] = 1 */
  541. #define PSDMR_SDA10_PBI1_A10 0x00000000 /* "A10" Control is A10 */
  542. #define PSDMR_SDA10_PBI1_A9 0x00040000 /* "A10" Control is A9 */
  543. #define PSDMR_SDA10_PBI1_A8 0x00080000 /* "A10" Control is A8 */
  544. #define PSDMR_SDA10_PBI1_A7 0x000c0000 /* "A10" Control is A7 */
  545. #define PSDMR_SDA10_PBI1_A6 0x00100000 /* "A10" Control is A6 */
  546. #define PSDMR_SDA10_PBI1_A5 0x00140000 /* "A10" Control is A5 */
  547. #define PSDMR_SDA10_PBI1_A4 0x00180000 /* "A10" Control is A4 */
  548. #define PSDMR_SDA10_PBI1_A3 0x001c0000 /* "A10" Control is A3 */
  549. #define PSDMR_RFRC_3_CLK 0x00008000 /* 3 Clocks */
  550. #define PSDMR_RFRC_4_CLK 0x00010000 /* 4 Clocks */
  551. #define PSDMR_RFRC_5_CLK 0x00018000 /* 5 Clocks */
  552. #define PSDMR_RFRC_6_CLK 0x00020000 /* 6 Clocks */
  553. #define PSDMR_RFRC_7_CLK 0x00028000 /* 7 Clocks */
  554. #define PSDMR_RFRC_8_CLK 0x00030000 /* 8 Clocks */
  555. #define PSDMR_RFRC_16_CLK 0x00038000 /* 16 Clocks */
  556. #define PSDMR_PRETOACT_8W 0x00000000 /* 8 Clock-cycle Wait States */
  557. #define PSDMR_PRETOACT_1W 0x00001000 /* 1 Clock-cycle Wait States */
  558. #define PSDMR_PRETOACT_2W 0x00002000 /* 2 Clock-cycle Wait States */
  559. #define PSDMR_PRETOACT_3W 0x00003000 /* 3 Clock-cycle Wait States */
  560. #define PSDMR_PRETOACT_4W 0x00004000 /* 4 Clock-cycle Wait States */
  561. #define PSDMR_PRETOACT_5W 0x00005000 /* 5 Clock-cycle Wait States */
  562. #define PSDMR_PRETOACT_6W 0x00006000 /* 6 Clock-cycle Wait States */
  563. #define PSDMR_PRETOACT_7W 0x00007000 /* 7 Clock-cycle Wait States */
  564. #define PSDMR_ACTTORW_8W 0x00000000 /* 8 Clock-cycle Wait States */
  565. #define PSDMR_ACTTORW_1W 0x00000200 /* 1 Clock-cycle Wait States */
  566. #define PSDMR_ACTTORW_2W 0x00000400 /* 2 Clock-cycle Wait States */
  567. #define PSDMR_ACTTORW_3W 0x00000600 /* 3 Clock-cycle Wait States */
  568. #define PSDMR_ACTTORW_4W 0x00000800 /* 4 Clock-cycle Wait States */
  569. #define PSDMR_ACTTORW_5W 0x00000a00 /* 5 Clock-cycle Wait States */
  570. #define PSDMR_ACTTORW_6W 0x00000c00 /* 6 Clock-cycle Wait States */
  571. #define PSDMR_ACTTORW_7W 0x00000e00 /* 7 Clock-cycle Wait States */
  572. #define PSDMR_LDOTOPRE_0C 0x00000000 /* 0 Clock Cycles */
  573. #define PSDMR_LDOTOPRE_1C 0x00000040 /* 1 Clock Cycles */
  574. #define PSDMR_LDOTOPRE_2C 0x00000080 /* 2 Clock Cycles */
  575. #define PSDMR_WRC_4C 0x00000000 /* 4 Clock Cycles */
  576. #define PSDMR_WRC_1C 0x00000010 /* 1 Clock Cycles */
  577. #define PSDMR_WRC_2C 0x00000020 /* 2 Clock Cycles */
  578. #define PSDMR_WRC_3C 0x00000030 /* 3 Clock Cycles */
  579. #define PSDMR_CL_1 0x00000001 /* CAS Latency = 1 */
  580. #define PSDMR_CL_2 0x00000002 /* CAS Latency = 2 */
  581. #define PSDMR_CL_3 0x00000003 /* CAS Latency = 3 */
  582. /*-----------------------------------------------------------------------
  583. * LSDMR - Local Bus SDRAM Mode Register 10-24
  584. */
  585. /*
  586. * No definitions here - the LSDMR has the same fields as the PSDMR.
  587. */
  588. /*-----------------------------------------------------------------------
  589. * MPTPR - Memory Refresh Timer Prescaler Register 10-32
  590. * See User's Manual Errata for the changed definition (matches the
  591. * 8xx now). The wrong prescaler definition causes excessive refreshes
  592. * (typically "divide by 2" when "divide by 32" is intended) which will
  593. * cause unnecessary memory subsystem slowdown.
  594. */
  595. #define MPTPR_PTP_MSK 0xff00 /* Periodic Timers Prescaler Mask */
  596. #define MPTPR_PTP_DIV2 0x2000 /* BRGCLK divided by 2 */
  597. #define MPTPR_PTP_DIV4 0x1000 /* BRGCLK divided by 4 */
  598. #define MPTPR_PTP_DIV8 0x0800 /* BRGCLK divided by 8 */
  599. #define MPTPR_PTP_DIV16 0x0400 /* BRGCLK divided by 16 */
  600. #define MPTPR_PTP_DIV32 0x0200 /* BRGCLK divided by 32 */
  601. #define MPTPR_PTP_DIV64 0x0100 /* BRGCLK divided by 64 */
  602. /*-----------------------------------------------------------------------
  603. * TGCR1/TGCR2 - Timer Global Configuration Registers 17-4
  604. */
  605. #define TGCR1_CAS2 0x80 /* Cascade Timer 1 and 2 */
  606. #define TGCR1_STP2 0x20 /* Stop timer 2 */
  607. #define TGCR1_RST2 0x10 /* Reset timer 2 */
  608. #define TGCR1_GM1 0x08 /* Gate Mode for Pin 1 */
  609. #define TGCR1_STP1 0x02 /* Stop timer 1 */
  610. #define TGCR1_RST1 0x01 /* Reset timer 1 */
  611. #define TGCR2_CAS4 0x80 /* Cascade Timer 3 and 4 */
  612. #define TGCR2_STP4 0x20 /* Stop timer 4 */
  613. #define TGCR2_RST4 0x10 /* Reset timer 4 */
  614. #define TGCR2_GM2 0x08 /* Gate Mode for Pin 2 */
  615. #define TGCR2_STP3 0x02 /* Stop timer 3 */
  616. #define TGCR2_RST3 0x01 /* Reset timer 3 */
  617. /*-----------------------------------------------------------------------
  618. * TMR1-TMR4 - Timer Mode Registers 17-6
  619. */
  620. #define TMRx_PS_MSK 0xff00 /* Prescaler Value */
  621. #define TMRx_CE_MSK 0x00c0 /* Capture Edge and Enable Interrupt*/
  622. #define TMRx_OM 0x0020 /* Output Mode */
  623. #define TMRx_ORI 0x0010 /* Output Reference Interrupt Enable*/
  624. #define TMRx_FRR 0x0008 /* Free Run/Restart */
  625. #define TMRx_ICLK_MSK 0x0006 /* Timer Input Clock Source mask */
  626. #define TMRx_GE 0x0001 /* Gate Enable */
  627. #define TMRx_CE_INTR_DIS 0x0000 /* Disable Interrupt on capture event*/
  628. #define TMRx_CE_RISING 0x0040 /* Capture on Rising TINx edge only */
  629. #define TMRx_CE_FALLING 0x0080 /* Capture on Falling TINx edge only */
  630. #define TMRx_CE_ANY 0x00c0 /* Capture on any TINx edge */
  631. #define TMRx_ICLK_IN_CAS 0x0000 /* Internally cascaded input */
  632. #define TMRx_ICLK_IN_GEN 0x0002 /* Internal General system clock*/
  633. #define TMRx_ICLK_IN_GEN_DIV16 0x0004 /* Internal General system clk div 16*/
  634. #define TMRx_ICLK_TIN_PIN 0x0006 /* TINx pin */
  635. /*-----------------------------------------------------------------------
  636. * CMXFCR - CMX FCC Clock Route Register 15-12
  637. */
  638. #define CMXFCR_FC1 0x40000000 /* FCC1 connection */
  639. #define CMXFCR_RF1CS_MSK 0x38000000 /* Receive FCC1 Clock Source Mask */
  640. #define CMXFCR_TF1CS_MSK 0x07000000 /* Transmit FCC1 Clock Source Mask */
  641. #define CMXFCR_FC2 0x00400000 /* FCC2 connection */
  642. #define CMXFCR_RF2CS_MSK 0x00380000 /* Receive FCC2 Clock Source Mask */
  643. #define CMXFCR_TF2CS_MSK 0x00070000 /* Transmit FCC2 Clock Source Mask */
  644. #define CMXFCR_FC3 0x00004000 /* FCC3 connection */
  645. #define CMXFCR_RF3CS_MSK 0x00003800 /* Receive FCC3 Clock Source Mask */
  646. #define CMXFCR_TF3CS_MSK 0x00000700 /* Transmit FCC3 Clock Source Mask */
  647. #define CMXFCR_RF1CS_BRG5 0x00000000 /* Receive FCC1 Clock Source is BRG5 */
  648. #define CMXFCR_RF1CS_BRG6 0x08000000 /* Receive FCC1 Clock Source is BRG6 */
  649. #define CMXFCR_RF1CS_BRG7 0x10000000 /* Receive FCC1 Clock Source is BRG7 */
  650. #define CMXFCR_RF1CS_BRG8 0x18000000 /* Receive FCC1 Clock Source is BRG8 */
  651. #define CMXFCR_RF1CS_CLK9 0x20000000 /* Receive FCC1 Clock Source is CLK9 */
  652. #define CMXFCR_RF1CS_CLK10 0x28000000 /* Receive FCC1 Clock Source is CLK10 */
  653. #define CMXFCR_RF1CS_CLK11 0x30000000 /* Receive FCC1 Clock Source is CLK11 */
  654. #define CMXFCR_RF1CS_CLK12 0x38000000 /* Receive FCC1 Clock Source is CLK12 */
  655. #define CMXFCR_TF1CS_BRG5 0x00000000 /* Transmit FCC1 Clock Source is BRG5 */
  656. #define CMXFCR_TF1CS_BRG6 0x01000000 /* Transmit FCC1 Clock Source is BRG6 */
  657. #define CMXFCR_TF1CS_BRG7 0x02000000 /* Transmit FCC1 Clock Source is BRG7 */
  658. #define CMXFCR_TF1CS_BRG8 0x03000000 /* Transmit FCC1 Clock Source is BRG8 */
  659. #define CMXFCR_TF1CS_CLK9 0x04000000 /* Transmit FCC1 Clock Source is CLK9 */
  660. #define CMXFCR_TF1CS_CLK10 0x05000000 /* Transmit FCC1 Clock Source is CLK10 */
  661. #define CMXFCR_TF1CS_CLK11 0x06000000 /* Transmit FCC1 Clock Source is CLK11 */
  662. #define CMXFCR_TF1CS_CLK12 0x07000000 /* Transmit FCC1 Clock Source is CLK12 */
  663. #define CMXFCR_RF2CS_BRG5 0x00000000 /* Receive FCC2 Clock Source is BRG5 */
  664. #define CMXFCR_RF2CS_BRG6 0x00080000 /* Receive FCC2 Clock Source is BRG6 */
  665. #define CMXFCR_RF2CS_BRG7 0x00100000 /* Receive FCC2 Clock Source is BRG7 */
  666. #define CMXFCR_RF2CS_BRG8 0x00180000 /* Receive FCC2 Clock Source is BRG8 */
  667. #define CMXFCR_RF2CS_CLK13 0x00200000 /* Receive FCC2 Clock Source is CLK13 */
  668. #define CMXFCR_RF2CS_CLK14 0x00280000 /* Receive FCC2 Clock Source is CLK14 */
  669. #define CMXFCR_RF2CS_CLK15 0x00300000 /* Receive FCC2 Clock Source is CLK15 */
  670. #define CMXFCR_RF2CS_CLK16 0x00380000 /* Receive FCC2 Clock Source is CLK16 */
  671. #define CMXFCR_TF2CS_BRG5 0x00000000 /* Transmit FCC2 Clock Source is BRG5 */
  672. #define CMXFCR_TF2CS_BRG6 0x00010000 /* Transmit FCC2 Clock Source is BRG6 */
  673. #define CMXFCR_TF2CS_BRG7 0x00020000 /* Transmit FCC2 Clock Source is BRG7 */
  674. #define CMXFCR_TF2CS_BRG8 0x00030000 /* Transmit FCC2 Clock Source is BRG8 */
  675. #define CMXFCR_TF2CS_CLK13 0x00040000 /* Transmit FCC2 Clock Source is CLK13 */
  676. #define CMXFCR_TF2CS_CLK14 0x00050000 /* Transmit FCC2 Clock Source is CLK14 */
  677. #define CMXFCR_TF2CS_CLK15 0x00060000 /* Transmit FCC2 Clock Source is CLK15 */
  678. #define CMXFCR_TF2CS_CLK16 0x00070000 /* Transmit FCC2 Clock Source is CLK16 */
  679. #define CMXFCR_RF3CS_BRG5 0x00000000 /* Receive FCC3 Clock Source is BRG5 */
  680. #define CMXFCR_RF3CS_BRG6 0x00000800 /* Receive FCC3 Clock Source is BRG6 */
  681. #define CMXFCR_RF3CS_BRG7 0x00001000 /* Receive FCC3 Clock Source is BRG7 */
  682. #define CMXFCR_RF3CS_BRG8 0x00001800 /* Receive FCC3 Clock Source is BRG8 */
  683. #define CMXFCR_RF3CS_CLK13 0x00002000 /* Receive FCC3 Clock Source is CLK13 */
  684. #define CMXFCR_RF3CS_CLK14 0x00002800 /* Receive FCC3 Clock Source is CLK14 */
  685. #define CMXFCR_RF3CS_CLK15 0x00003000 /* Receive FCC3 Clock Source is CLK15 */
  686. #define CMXFCR_RF3CS_CLK16 0x00003800 /* Receive FCC3 Clock Source is CLK16 */
  687. #define CMXFCR_TF3CS_BRG5 0x00000000 /* Transmit FCC3 Clock Source is BRG5 */
  688. #define CMXFCR_TF3CS_BRG6 0x00000100 /* Transmit FCC3 Clock Source is BRG6 */
  689. #define CMXFCR_TF3CS_BRG7 0x00000200 /* Transmit FCC3 Clock Source is BRG7 */
  690. #define CMXFCR_TF3CS_BRG8 0x00000300 /* Transmit FCC3 Clock Source is BRG8 */
  691. #define CMXFCR_TF3CS_CLK13 0x00000400 /* Transmit FCC3 Clock Source is CLK13 */
  692. #define CMXFCR_TF3CS_CLK14 0x00000500 /* Transmit FCC3 Clock Source is CLK14 */
  693. #define CMXFCR_TF3CS_CLK15 0x00000600 /* Transmit FCC3 Clock Source is CLK15 */
  694. #define CMXFCR_TF3CS_CLK16 0x00000700 /* Transmit FCC3 Clock Source is CLK16 */
  695. /*-----------------------------------------------------------------------
  696. * CMXSCR - CMX SCC Clock Route Register 15-14
  697. */
  698. #define CMXSCR_GR1 0x80000000 /* Grant Support of SCC1 */
  699. #define CMXSCR_SC1 0x40000000 /* SCC1 connection */
  700. #define CMXSCR_RS1CS_MSK 0x38000000 /* Receive SCC1 Clock Source Mask */
  701. #define CMXSCR_TS1CS_MSK 0x07000000 /* Transmit SCC1 Clock Source Mask */
  702. #define CMXSCR_GR2 0x00800000 /* Grant Support of SCC2 */
  703. #define CMXSCR_SC2 0x00400000 /* SCC2 connection */
  704. #define CMXSCR_RS2CS_MSK 0x00380000 /* Receive SCC2 Clock Source Mask */
  705. #define CMXSCR_TS2CS_MSK 0x00070000 /* Transmit SCC2 Clock Source Mask */
  706. #define CMXSCR_GR3 0x00008000 /* Grant Support of SCC3 */
  707. #define CMXSCR_SC3 0x00004000 /* SCC3 connection */
  708. #define CMXSCR_RS3CS_MSK 0x00003800 /* Receive SCC3 Clock Source Mask */
  709. #define CMXSCR_TS3CS_MSK 0x00000700 /* Transmit SCC3 Clock Source Mask */
  710. #define CMXSCR_GR4 0x00000080 /* Grant Support of SCC4 */
  711. #define CMXSCR_SC4 0x00000040 /* SCC4 connection */
  712. #define CMXSCR_RS4CS_MSK 0x00000038 /* Receive SCC4 Clock Source Mask */
  713. #define CMXSCR_TS4CS_MSK 0x00000007 /* Transmit SCC4 Clock Source Mask */
  714. #define CMXSCR_RS1CS_BRG1 0x00000000 /* SCC1 Rx Clock Source is BRG1 */
  715. #define CMXSCR_RS1CS_BRG2 0x08000000 /* SCC1 Rx Clock Source is BRG2 */
  716. #define CMXSCR_RS1CS_BRG3 0x10000000 /* SCC1 Rx Clock Source is BRG3 */
  717. #define CMXSCR_RS1CS_BRG4 0x18000000 /* SCC1 Rx Clock Source is BRG4 */
  718. #define CMXSCR_RS1CS_CLK11 0x20000000 /* SCC1 Rx Clock Source is CLK11 */
  719. #define CMXSCR_RS1CS_CLK12 0x28000000 /* SCC1 Rx Clock Source is CLK12 */
  720. #define CMXSCR_RS1CS_CLK3 0x30000000 /* SCC1 Rx Clock Source is CLK3 */
  721. #define CMXSCR_RS1CS_CLK4 0x38000000 /* SCC1 Rx Clock Source is CLK4 */
  722. #define CMXSCR_TS1CS_BRG1 0x00000000 /* SCC1 Tx Clock Source is BRG1 */
  723. #define CMXSCR_TS1CS_BRG2 0x01000000 /* SCC1 Tx Clock Source is BRG2 */
  724. #define CMXSCR_TS1CS_BRG3 0x02000000 /* SCC1 Tx Clock Source is BRG3 */
  725. #define CMXSCR_TS1CS_BRG4 0x03000000 /* SCC1 Tx Clock Source is BRG4 */
  726. #define CMXSCR_TS1CS_CLK11 0x04000000 /* SCC1 Tx Clock Source is CLK11 */
  727. #define CMXSCR_TS1CS_CLK12 0x05000000 /* SCC1 Tx Clock Source is CLK12 */
  728. #define CMXSCR_TS1CS_CLK3 0x06000000 /* SCC1 Tx Clock Source is CLK3 */
  729. #define CMXSCR_TS1CS_CLK4 0x07000000 /* SCC1 Tx Clock Source is CLK4 */
  730. #define CMXSCR_RS2CS_BRG1 0x00000000 /* SCC2 Rx Clock Source is BRG1 */
  731. #define CMXSCR_RS2CS_BRG2 0x00080000 /* SCC2 Rx Clock Source is BRG2 */
  732. #define CMXSCR_RS2CS_BRG3 0x00100000 /* SCC2 Rx Clock Source is BRG3 */
  733. #define CMXSCR_RS2CS_BRG4 0x00180000 /* SCC2 Rx Clock Source is BRG4 */
  734. #define CMXSCR_RS2CS_CLK11 0x00200000 /* SCC2 Rx Clock Source is CLK11 */
  735. #define CMXSCR_RS2CS_CLK12 0x00280000 /* SCC2 Rx Clock Source is CLK12 */
  736. #define CMXSCR_RS2CS_CLK3 0x00300000 /* SCC2 Rx Clock Source is CLK3 */
  737. #define CMXSCR_RS2CS_CLK4 0x00380000 /* SCC2 Rx Clock Source is CLK4 */
  738. #define CMXSCR_TS2CS_BRG1 0x00000000 /* SCC2 Tx Clock Source is BRG1 */
  739. #define CMXSCR_TS2CS_BRG2 0x00010000 /* SCC2 Tx Clock Source is BRG2 */
  740. #define CMXSCR_TS2CS_BRG3 0x00020000 /* SCC2 Tx Clock Source is BRG3 */
  741. #define CMXSCR_TS2CS_BRG4 0x00030000 /* SCC2 Tx Clock Source is BRG4 */
  742. #define CMXSCR_TS2CS_CLK11 0x00040000 /* SCC2 Tx Clock Source is CLK11 */
  743. #define CMXSCR_TS2CS_CLK12 0x00050000 /* SCC2 Tx Clock Source is CLK12 */
  744. #define CMXSCR_TS2CS_CLK3 0x00060000 /* SCC2 Tx Clock Source is CLK3 */
  745. #define CMXSCR_TS2CS_CLK4 0x00070000 /* SCC2 Tx Clock Source is CLK4 */
  746. #define CMXSCR_RS3CS_BRG1 0x00000000 /* SCC3 Rx Clock Source is BRG1 */
  747. #define CMXSCR_RS3CS_BRG2 0x00000800 /* SCC3 Rx Clock Source is BRG2 */
  748. #define CMXSCR_RS3CS_BRG3 0x00001000 /* SCC3 Rx Clock Source is BRG3 */
  749. #define CMXSCR_RS3CS_BRG4 0x00001800 /* SCC3 Rx Clock Source is BRG4 */
  750. #define CMXSCR_RS3CS_CLK5 0x00002000 /* SCC3 Rx Clock Source is CLK5 */
  751. #define CMXSCR_RS3CS_CLK6 0x00002800 /* SCC3 Rx Clock Source is CLK6 */
  752. #define CMXSCR_RS3CS_CLK7 0x00003000 /* SCC3 Rx Clock Source is CLK7 */
  753. #define CMXSCR_RS3CS_CLK8 0x00003800 /* SCC3 Rx Clock Source is CLK8 */
  754. #define CMXSCR_TS3CS_BRG1 0x00000000 /* SCC3 Tx Clock Source is BRG1 */
  755. #define CMXSCR_TS3CS_BRG2 0x00000100 /* SCC3 Tx Clock Source is BRG2 */
  756. #define CMXSCR_TS3CS_BRG3 0x00000200 /* SCC3 Tx Clock Source is BRG3 */
  757. #define CMXSCR_TS3CS_BRG4 0x00000300 /* SCC3 Tx Clock Source is BRG4 */
  758. #define CMXSCR_TS3CS_CLK5 0x00000400 /* SCC3 Tx Clock Source is CLK5 */
  759. #define CMXSCR_TS3CS_CLK6 0x00000500 /* SCC3 Tx Clock Source is CLK6 */
  760. #define CMXSCR_TS3CS_CLK7 0x00000600 /* SCC3 Tx Clock Source is CLK7 */
  761. #define CMXSCR_TS3CS_CLK8 0x00000700 /* SCC3 Tx Clock Source is CLK8 */
  762. #define CMXSCR_RS4CS_BRG1 0x00000000 /* SCC4 Rx Clock Source is BRG1 */
  763. #define CMXSCR_RS4CS_BRG2 0x00000008 /* SCC4 Rx Clock Source is BRG2 */
  764. #define CMXSCR_RS4CS_BRG3 0x00000010 /* SCC4 Rx Clock Source is BRG3 */
  765. #define CMXSCR_RS4CS_BRG4 0x00000018 /* SCC4 Rx Clock Source is BRG4 */
  766. #define CMXSCR_RS4CS_CLK5 0x00000020 /* SCC4 Rx Clock Source is CLK5 */
  767. #define CMXSCR_RS4CS_CLK6 0x00000028 /* SCC4 Rx Clock Source is CLK6 */
  768. #define CMXSCR_RS4CS_CLK7 0x00000030 /* SCC4 Rx Clock Source is CLK7 */
  769. #define CMXSCR_RS4CS_CLK8 0x00000038 /* SCC4 Rx Clock Source is CLK8 */
  770. #define CMXSCR_TS4CS_BRG1 0x00000000 /* SCC4 Tx Clock Source is BRG1 */
  771. #define CMXSCR_TS4CS_BRG2 0x00000001 /* SCC4 Tx Clock Source is BRG2 */
  772. #define CMXSCR_TS4CS_BRG3 0x00000002 /* SCC4 Tx Clock Source is BRG3 */
  773. #define CMXSCR_TS4CS_BRG4 0x00000003 /* SCC4 Tx Clock Source is BRG4 */
  774. #define CMXSCR_TS4CS_CLK5 0x00000004 /* SCC4 Tx Clock Source is CLK5 */
  775. #define CMXSCR_TS4CS_CLK6 0x00000005 /* SCC4 Tx Clock Source is CLK6 */
  776. #define CMXSCR_TS4CS_CLK7 0x00000006 /* SCC4 Tx Clock Source is CLK7 */
  777. #define CMXSCR_TS4CS_CLK8 0x00000007 /* SCC4 Tx Clock Source is CLK8 */
  778. /*-----------------------------------------------------------------------
  779. * CMXSMR - CMX SMC Clock Route Register 15-17
  780. */
  781. #define CMXSMR_SMC1 0x80 /* SMC1 Connection */
  782. #define CMXSMR_SMC1CS_MSK 0x30 /* SMC1 Clock Source */
  783. #define CMXSMR_SMC2 0x08 /* SMC2 Connection */
  784. #define CMXSMR_SMC2CS_MSK 0x03 /* SMC2 Clock Source */
  785. #define CMXSMR_SMC1CS_BRG1 0x00 /* SMC1 Tx and Rx Clocks are BRG1 */
  786. #define CMXSMR_SMC1CS_BRG7 0x10 /* SMC1 Tx and Rx Clocks are BRG7 */
  787. #define CMXSMR_SMC1CS_CLK7 0x20 /* SMC1 Tx and Rx Clocks are CLK7 */
  788. #define CMXSMR_SMC1CS_CLK9 0x30 /* SMC1 Tx and Rx Clocks are CLK9 */
  789. #define CMXSMR_SMC2CS_BRG2 0x00 /* SMC2 Tx and Rx Clocks are BRG2 */
  790. #define CMXSMR_SMC2CS_BRG8 0x01 /* SMC2 Tx and Rx Clocks are BRG8 */
  791. #define CMXSMR_SMC2CS_CLK19 0x02 /* SMC2 Tx and Rx Clocks are CLK19 */
  792. #define CMXSMR_SMC2CS_CLK20 0x03 /* SMC2 Tx and Rx Clocks are CLK20 */
  793. /*-----------------------------------------------------------------------
  794. * miscellaneous
  795. */
  796. #define UPMA 1
  797. #define UPMB 2
  798. #define UPMC 3
  799. #if !defined(__ASSEMBLY__) && defined(CONFIG_WATCHDOG)
  800. extern __inline__ void
  801. reset_8260_watchdog(volatile immap_t *immr)
  802. {
  803. immr->im_siu_conf.sc_swsr = 0x556c;
  804. immr->im_siu_conf.sc_swsr = 0xaa39;
  805. }
  806. #endif /* !__ASSEMBLY && CONFIG_WATCHDOG */
  807. #endif /* __MPC8260_H__ */