cogent_mpc8xx.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * (C) Copyright 2000
  3. * Murray Jensen <Murray.Jensen@cmst.csiro.au>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Config header file for Cogent platform using an MPC8xx CPU module
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1 /* This is an MPC860 CPU */
  33. #define CONFIG_COGENT 1 /* using Cogent Modular Architecture */
  34. /* Cogent Modular Architecture options */
  35. #define CONFIG_CMA286_60_OLD 1 /* ...on an old CMA286-60 CPU module */
  36. #define CONFIG_CMA102 1 /* ...on a CMA102 motherboard */
  37. #define CONFIG_CMA302 1 /* ...with a CMA302 flash I/O module */
  38. /* serial console configuration */
  39. #undef CONFIG_8xx_CONS_SMC1
  40. #undef CONFIG_8xx_CONS_SMC2
  41. #define CONFIG_8xx_CONS_NONE /* not on 8xx serial ports (eg on cogent m/b) */
  42. #if defined(CONFIG_CMA286_60_OLD)
  43. #define CONFIG_8xx_GCLK_FREQ 33333000 /* define if cant use get_gclk_freq */
  44. #endif
  45. #define CONFIG_BAUDRATE 230400
  46. #define CONFIG_HARD_I2C /* I2C with hardware support */
  47. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  48. #define CFG_I2C_SLAVE 0x7F
  49. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_KGDB | CFG_CMD_I2C) & ~CFG_CMD_NET)
  50. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  51. #include <cmd_confdefs.h>
  52. #if 0
  53. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  54. #else
  55. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  56. #endif
  57. #define CONFIG_BOOTCOMMAND "bootm 04080000 04200000" /* autoboot command*/
  58. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  59. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  60. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  61. #undef CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  62. #define CONFIG_KGDB_NONE /* define if kgdb on something else */
  63. #define CONFIG_KGDB_INDEX 2 /* which SMC/SCC channel for kgdb */
  64. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  65. #endif
  66. #define CONFIG_WATCHDOG /* turn on platform specific watchdog */
  67. /*
  68. * Miscellaneous configurable options
  69. */
  70. #define CFG_LONGHELP /* undef to save memory */
  71. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  72. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  73. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  74. #else
  75. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  76. #endif
  77. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  78. #define CFG_MAXARGS 16 /* max number of command args */
  79. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  80. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  81. #define CFG_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */
  82. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  83. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  84. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  85. #define CFG_ALLOC_DPRAM
  86. /*
  87. * Low Level Configuration Settings
  88. * (address mappings, register initial values, etc.)
  89. * You should know what you are doing if you make changes here.
  90. */
  91. /*-----------------------------------------------------------------------
  92. * Low Level Cogent settings
  93. * if CFG_CMA_CONS_SERIAL is defined, make sure the 8xx CPM serial is not.
  94. * also, make sure CONFIG_CONS_INDEX is still defined - the index will be
  95. * 1 for serialA, 2 for serialB, 3 for ser2A, 4 for ser2B
  96. * (second 2 for CMA120 only)
  97. */
  98. #define CFG_CMA_MB_BASE 0x00000000 /* base of m/b address space */
  99. #include <configs/cogent_common.h>
  100. #define CFG_CMA_CONS_SERIAL /* use Cogent motherboard serial for console */
  101. #define CONFIG_CONS_INDEX 1
  102. #define CFG_CMA_LCD_HEARTBEAT /* define for sec rotator in lcd corner */
  103. #if (CMA_MB_CAPS & CMA_MB_CAP_FLASH)
  104. /*
  105. * flash exists on the motherboard
  106. * set these four according to TOP dipsw:
  107. * TOP on => ..._FLLOW_... (boot EPROM space is high so FLASH is low )
  108. * TOP off => ..._FLHIGH_... (boot EPROM space is low so FLASH is high)
  109. */
  110. #define CMA_MB_FLASH_EXEC_BASE CMA_MB_FLLOW_EXEC_BASE
  111. #define CMA_MB_FLASH_EXEC_SIZE CMA_MB_FLLOW_EXEC_SIZE
  112. #define CMA_MB_FLASH_RDWR_BASE CMA_MB_FLLOW_RDWR_BASE
  113. #define CMA_MB_FLASH_RDWR_SIZE CMA_MB_FLLOW_RDWR_SIZE
  114. #endif
  115. #define CMA_MB_FLASH_BASE CMA_MB_FLASH_EXEC_BASE
  116. #define CMA_MB_FLASH_SIZE CMA_MB_FLASH_EXEC_SIZE
  117. /*-----------------------------------------------------------------------
  118. * Internal Memory Mapped Register
  119. */
  120. #define CFG_IMMR 0xFF000000
  121. /*-----------------------------------------------------------------------
  122. * Definitions for initial stack pointer and data area (in DPRAM)
  123. */
  124. #define CFG_INIT_RAM_ADDR CFG_IMMR
  125. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  126. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  127. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  128. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  129. /*-----------------------------------------------------------------------
  130. * Start addresses for the final memory configuration
  131. * (Set up by the startup code)
  132. * Please note that CFG_SDRAM_BASE _must_ start at 0
  133. */
  134. #define CFG_SDRAM_BASE CMA_MB_RAM_BASE
  135. #ifdef CONFIG_CMA302
  136. #define CFG_FLASH_BASE CMA_MB_SLOT2_BASE /* cma302 in slot 2 */
  137. #else
  138. #define CFG_FLASH_BASE CMA_MB_FLASH_BASE /* flash on m/b */
  139. #endif
  140. #define CFG_MONITOR_BASE TEXT_BASE
  141. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  142. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  143. /*
  144. * For booting Linux, the board info and command line data
  145. * have to be in the first 8 MB of memory, since this is
  146. * the maximum mapped by the Linux kernel during initialization.
  147. */
  148. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  149. /*-----------------------------------------------------------------------
  150. * FLASH organization
  151. */
  152. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  153. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  154. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  155. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  156. #define CFG_ENV_IS_IN_FLASH 1
  157. #define CFG_ENV_ADDR CFG_FLASH_BASE /* Addr of Environment Sector */
  158. #ifdef CONFIG_CMA302
  159. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  160. #define CFG_ENV_SECT_SIZE (512*1024) /* see README - env sect real size */
  161. #else
  162. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  163. #endif
  164. /*-----------------------------------------------------------------------
  165. * Cache Configuration
  166. */
  167. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  168. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  169. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  170. #endif
  171. /*-----------------------------------------------------------------------
  172. * SYPCR - System Protection Control 11-9
  173. * SYPCR can only be written once after reset!
  174. *-----------------------------------------------------------------------
  175. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  176. */
  177. #if defined(CONFIG_WATCHDOG)
  178. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  179. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  180. #else
  181. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  182. #endif /* CONFIG_WATCHDOG */
  183. /*-----------------------------------------------------------------------
  184. * SIUMCR - SIU Module Configuration 11-6
  185. *-----------------------------------------------------------------------
  186. * PCMCIA config., multi-function pin tri-state
  187. */
  188. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  189. /*-----------------------------------------------------------------------
  190. * TBSCR - Time Base Status and Control 11-26
  191. *-----------------------------------------------------------------------
  192. * Clear Reference Interrupt Status, Timebase freezing enabled
  193. */
  194. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  195. /*-----------------------------------------------------------------------
  196. * PISCR - Periodic Interrupt Status and Control 11-31
  197. *-----------------------------------------------------------------------
  198. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  199. */
  200. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  201. /*-----------------------------------------------------------------------
  202. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  203. *-----------------------------------------------------------------------
  204. * Reset PLL lock status sticky bit, timer expired status bit and timer
  205. * interrupt status bit - leave PLL multiplication factor unchanged !
  206. */
  207. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  208. /*-----------------------------------------------------------------------
  209. * SCCR - System Clock and reset Control Register 15-27
  210. *-----------------------------------------------------------------------
  211. * Set clock output, timebase and RTC source and divider,
  212. * power management and some other internal clocks
  213. */
  214. #define SCCR_MASK SCCR_EBDF11
  215. #define CFG_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
  216. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  217. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  218. SCCR_DFALCD00)
  219. /*-----------------------------------------------------------------------
  220. * PCMCIA stuff
  221. *-----------------------------------------------------------------------
  222. *
  223. */
  224. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  225. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  226. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  227. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  228. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  229. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  230. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  231. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  232. /*-----------------------------------------------------------------------
  233. *
  234. *-----------------------------------------------------------------------
  235. *
  236. */
  237. /*#define CFG_DER 0x2002000F*/
  238. #define CFG_DER 0
  239. #if defined(CONFIG_CMA286_60_OLD)
  240. /*
  241. * Init Memory Controller:
  242. *
  243. * NOTE: although the names (CFG_xRn_PRELIM) suggest preliminary settings,
  244. * they are actually the final settings for this cpu/board, because the
  245. * flash and RAM are on the motherboard, accessed via the CMAbus, and the
  246. * mappings are pretty much fixed.
  247. *
  248. * (the *_SIZE vars must be a power of 2)
  249. */
  250. #define CFG_CMA_CS0_BASE TEXT_BASE /* EPROM */
  251. #define CFG_CMA_CS0_SIZE (1 << 20)
  252. #define CFG_CMA_CS1_BASE CMA_MB_RAM_BASE /* RAM + I/O SLOT 1 */
  253. #define CFG_CMA_CS1_SIZE (64 << 20)
  254. #define CFG_CMA_CS2_BASE CMA_MB_SLOT2_BASE /* I/O SLOTS 2 + 3 */
  255. #define CFG_CMA_CS2_SIZE (64 << 20)
  256. #define CFG_CMA_CS3_BASE CMA_MB_ROMLOW_BASE /* M/B I/O */
  257. #define CFG_CMA_CS3_SIZE (32 << 20)
  258. /*
  259. * CS0 maps the EPROM on the cpu module
  260. * Set it for 4 wait states, address CFG_MONITOR_BASE and size 1M
  261. *
  262. * Note: We must have already transferred control to the final location
  263. * of the EPROM before these are used, because when BR0/OR0 are set, the
  264. * mirror of the eprom at any other addresses will disappear.
  265. */
  266. /* base address = CFG_CMA_CS0_BASE, 16-bit, no parity, r/o, gpcm */
  267. #define CFG_BR0_PRELIM ((CFG_CMA_CS0_BASE&BR_BA_MSK)|BR_PS_16|BR_WP|BR_V)
  268. /* mask size CFG_CMA_CS0_SIZE, CS time normal, burst inhibit, 4-wait states */
  269. #define CFG_OR0_PRELIM ((~(CFG_CMA_CS0_SIZE-1)&OR_AM_MSK)|OR_BI|OR_SCY_4_CLK)
  270. /*
  271. * CS1 maps motherboard DRAM and motherboard I/O slot 1
  272. * (each 32Mbyte in size)
  273. */
  274. /* base address = CFG_CMA_CS1_BASE, 32-bit, no parity, r/w, gpcm */
  275. #define CFG_BR1_PRELIM ((CFG_CMA_CS1_BASE&BR_BA_MSK)|BR_V)
  276. /* mask size CFG_CMA_CS1_SIZE, CS time normal, burst ok, ext xfer ack */
  277. #define CFG_OR1_PRELIM ((~(CFG_CMA_CS1_SIZE-1)&OR_AM_MSK)|OR_SETA)
  278. /*
  279. * CS2 maps motherboard I/O slots 2 and 3
  280. * (each 32Mbyte in size)
  281. */
  282. /* base address = CFG_CMA_CS2_BASE, 32-bit, no parity, r/w, gpcm */
  283. #define CFG_BR2_PRELIM ((CFG_CMA_CS2_BASE&BR_BA_MSK)|BR_V)
  284. /* mask size CFG_CMA_CS2_SIZE, CS time normal, burst ok, ext xfer ack */
  285. #define CFG_OR2_PRELIM ((~(CFG_CMA_CS2_SIZE-1)&OR_AM_MSK)|OR_SETA)
  286. /*
  287. * CS3 maps motherboard I/O
  288. * (32Mbyte in size)
  289. */
  290. /* base address = CFG_CMA_CS3_BASE, 32-bit, no parity, r/w, gpcm */
  291. #define CFG_BR3_PRELIM ((CFG_CMA_CS3_BASE&BR_BA_MSK)|BR_V)
  292. /* mask size CFG_CMA_CS3_SIZE, CS time normal, burst inhibit, ext xfer ack */
  293. #define CFG_OR3_PRELIM ((~(CFG_CMA_CS3_SIZE-1)&OR_AM_MSK)|OR_BI|OR_SETA)
  294. #endif
  295. /*
  296. * Internal Definitions
  297. *
  298. * Boot Flags
  299. */
  300. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  301. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  302. #endif /* __CONFIG_H */