RRvision.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * (C) Copyright 2000, 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_RRVISION 1 /* ...on a RRvision board */
  34. #define CONFIG_8xx_GCLK_FREQ 64000000
  35. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  36. #undef CONFIG_8xx_CONS_SMC2
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  39. #if 0
  40. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  41. #else
  42. #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
  43. #endif
  44. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  45. #define CONFIG_PREBOOT "setenv stdout serial"
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_ETHADDR 00:50:C2:00:E0:70
  48. #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
  49. #define CONFIG_IPADDR 10.0.0.5
  50. #define CONFIG_SERVERIP 10.0.0.2
  51. #define CONFIG_NETMASK 255.0.0.0
  52. #define CONFIG_ROOTPATH /opt/eldk/ppc_8xx
  53. #define CONFIG_BOOTCOMMAND "run flash_self"
  54. #define CONFIG_EXTRA_ENV_SETTINGS \
  55. "netdev=eth0\0" \
  56. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  57. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  58. "nfsroot=$(serverip):$(rootpath)\0" \
  59. "addip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip)" \
  60. ":$(gatewayip):$(netmask):$(hostname):$(netdev):off\0" \
  61. "addtty=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)\0"\
  62. "load=tftp 100000 /tftpboot/u-boot.bin\0" \
  63. "update=protect off 1:0-8;era 1:0-8;" \
  64. "cp.b 100000 40000000 $(filesize);" \
  65. "setenv filesize;saveenv\0" \
  66. "kernel_addr=40040000\0" \
  67. "ramdisk_addr=40100000\0" \
  68. "kernel_img=/tftpboot/uImage\0" \
  69. "kernel_load=tftp 200000 $(kernel_img)\0" \
  70. "net_nfs=run kernel_load nfsargs addip addtty;bootm\0" \
  71. "flash_nfs=run nfsargs addip addtty;bootm $(kernel_addr)\0" \
  72. "flash_self=run ramargs addip addtty;" \
  73. "bootm $(kernel_addr) $(ramdisk_addr)\0"
  74. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  75. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  76. #undef CONFIG_WATCHDOG /* watchdog disabled */
  77. #undef CONFIG_STATUS_LED /* disturbs display */
  78. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  79. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  80. #define CONFIG_MAC_PARTITION
  81. #define CONFIG_DOS_PARTITION
  82. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  83. #ifndef CONFIG_LCD
  84. #define CONFIG_VIDEO 1 /* To enable the video initialization */
  85. /* Video related */
  86. #define CONFIG_VIDEO_LOGO 1 /* Show the logo */
  87. #define CONFIG_VIDEO_ENCODER_AD7179 1 /* Enable this encoder */
  88. #define CONFIG_VIDEO_ENCODER_AD7179_ADDR 0x2A /* ALSB to ground */
  89. #endif
  90. /* enable I2C and select the hardware/software driver */
  91. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  92. #define CONFIG_SOFT_I2C /* I2C bit-banged */
  93. # define CFG_I2C_SPEED 50000 /* 50 kHz is supposed to work */
  94. # define CFG_I2C_SLAVE 0xFE
  95. #ifdef CONFIG_SOFT_I2C
  96. /*
  97. * Software (bit-bang) I2C driver configuration
  98. */
  99. #define PB_SCL 0x00000020 /* PB 26 */
  100. #define PB_SDA 0x00000010 /* PB 27 */
  101. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  102. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  103. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  104. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  105. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  106. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  107. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  108. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  109. #define I2C_DELAY udelay(1) /* 1/4 I2C clock duration */
  110. #endif /* CONFIG_SOFT_I2C */
  111. #define CONFIG_COMMANDS ( ( CONFIG_CMD_DFL | \
  112. CFG_CMD_DHCP | \
  113. CFG_CMD_I2C | \
  114. CFG_CMD_IDE | \
  115. CFG_CMD_DATE ) & \
  116. ~( CFG_CMD_PCMCIA | \
  117. CFG_CMD_IDE ) )
  118. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  119. #include <cmd_confdefs.h>
  120. /*
  121. * Miscellaneous configurable options
  122. */
  123. #define CFG_LONGHELP /* undef to save memory */
  124. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  125. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  126. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  127. #else
  128. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  129. #endif
  130. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  131. #define CFG_MAXARGS 16 /* max number of command args */
  132. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  133. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  134. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  135. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  136. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  137. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  138. /*
  139. * Low Level Configuration Settings
  140. * (address mappings, register initial values, etc.)
  141. * You should know what you are doing if you make changes here.
  142. */
  143. /*-----------------------------------------------------------------------
  144. * Internal Memory Mapped Register
  145. */
  146. #define CFG_IMMR 0xFFF00000
  147. /*-----------------------------------------------------------------------
  148. * Definitions for initial stack pointer and data area (in DPRAM)
  149. */
  150. #define CFG_INIT_RAM_ADDR CFG_IMMR
  151. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  152. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  153. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  154. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  155. /*-----------------------------------------------------------------------
  156. * Start addresses for the final memory configuration
  157. * (Set up by the startup code)
  158. * Please note that CFG_SDRAM_BASE _must_ start at 0
  159. */
  160. #define CFG_SDRAM_BASE 0x00000000
  161. #define CFG_FLASH_BASE 0x40000000
  162. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  163. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  164. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  165. /*
  166. * For booting Linux, the board info and command line data
  167. * have to be in the first 8 MB of memory, since this is
  168. * the maximum mapped by the Linux kernel during initialization.
  169. */
  170. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  171. /*-----------------------------------------------------------------------
  172. * FLASH organization
  173. */
  174. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  175. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  176. /* timeout values are in ticks = ms */
  177. #define CFG_FLASH_ERASE_TOUT (120*CFG_HZ) /* Timeout for Flash Erase */
  178. #define CFG_FLASH_WRITE_TOUT (1 * CFG_HZ) /* Timeout for Flash Write */
  179. #define CFG_ENV_IS_IN_FLASH 1
  180. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  181. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  182. /* Address and size of Redundant Environment Sector */
  183. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  184. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  185. /*-----------------------------------------------------------------------
  186. * Cache Configuration
  187. */
  188. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  189. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  190. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  191. #endif
  192. /*-----------------------------------------------------------------------
  193. * SYPCR - System Protection Control 11-9
  194. * SYPCR can only be written once after reset!
  195. *-----------------------------------------------------------------------
  196. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  197. */
  198. #if defined(CONFIG_WATCHDOG)
  199. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  200. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  201. #else
  202. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  203. #endif
  204. /*-----------------------------------------------------------------------
  205. * SIUMCR - SIU Module Configuration 11-6
  206. *-----------------------------------------------------------------------
  207. * PCMCIA config., multi-function pin tri-state
  208. */
  209. #ifndef CONFIG_CAN_DRIVER
  210. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  211. #else /* we must activate GPL5 in the SIUMCR for CAN */
  212. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  213. #endif /* CONFIG_CAN_DRIVER */
  214. /*-----------------------------------------------------------------------
  215. * TBSCR - Time Base Status and Control 11-26
  216. *-----------------------------------------------------------------------
  217. * Clear Reference Interrupt Status, Timebase freezing enabled
  218. */
  219. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  220. /*-----------------------------------------------------------------------
  221. * RTCSC - Real-Time Clock Status and Control Register 11-27
  222. *-----------------------------------------------------------------------
  223. */
  224. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  225. /*-----------------------------------------------------------------------
  226. * PISCR - Periodic Interrupt Status and Control 11-31
  227. *-----------------------------------------------------------------------
  228. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  229. */
  230. #define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
  231. /*-----------------------------------------------------------------------
  232. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  233. *-----------------------------------------------------------------------
  234. * Reset PLL lock status sticky bit, timer expired status bit and timer
  235. * interrupt status bit
  236. */
  237. /* for 64 MHz, we use a 16 MHz clock * 4 */
  238. #define CFG_PLPRCR ( (4-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  239. /*-----------------------------------------------------------------------
  240. * SCCR - System Clock and reset Control Register 15-27
  241. *-----------------------------------------------------------------------
  242. * Set clock output, timebase and RTC source and divider,
  243. * power management and some other internal clocks
  244. */
  245. #define SCCR_MASK SCCR_EBDF11
  246. #define CFG_SCCR (/* SCCR_TBS | */ SCCR_RTSEL | SCCR_RTDIV | \
  247. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  248. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  249. SCCR_DFALCD00)
  250. /*-----------------------------------------------------------------------
  251. * PCMCIA stuff
  252. *-----------------------------------------------------------------------
  253. *
  254. */
  255. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  256. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  257. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  258. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  259. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  260. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  261. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  262. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  263. /*-----------------------------------------------------------------------
  264. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  265. *-----------------------------------------------------------------------
  266. */
  267. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  268. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  269. #undef CONFIG_IDE_LED /* LED for ide not supported */
  270. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  271. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  272. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  273. #define CFG_ATA_IDE0_OFFSET 0x0000
  274. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  275. /* Offset for data I/O */
  276. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  277. /* Offset for normal register accesses */
  278. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  279. /* Offset for alternate registers */
  280. #define CFG_ATA_ALT_OFFSET 0x0100
  281. /*-----------------------------------------------------------------------
  282. *
  283. *-----------------------------------------------------------------------
  284. *
  285. */
  286. /*#define CFG_DER 0x2002000F*/
  287. #define CFG_DER 0
  288. /*
  289. * Init Memory Controller:
  290. *
  291. * BR0/1 (FLASH)
  292. */
  293. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  294. /* used to re-map FLASH both when starting from SRAM or FLASH:
  295. * restrict access enough to keep SRAM working (if any)
  296. * but not too much to meddle with FLASH accesses
  297. */
  298. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  299. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  300. /*
  301. * FLASH timing:
  302. */
  303. /* 66 MHz CPU - 66 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
  304. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  305. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  306. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  307. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  308. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  309. /*
  310. * BR2/3 and OR2/3 (SDRAM)
  311. *
  312. */
  313. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  314. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  315. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  316. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  317. #define CFG_OR_TIMING_SDRAM 0x00000A00
  318. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  319. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  320. #ifndef CONFIG_CAN_DRIVER
  321. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  322. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  323. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  324. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  325. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  326. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  327. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  328. BR_PS_8 | BR_MS_UPMB | BR_V )
  329. #endif /* CONFIG_CAN_DRIVER */
  330. /*
  331. * Memory Periodic Timer Prescaler
  332. *
  333. * The Divider for PTA (refresh timer) configuration is based on an
  334. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  335. * the number of chip selects (NCS) and the actually needed refresh
  336. * rate is done by setting MPTPR.
  337. *
  338. * PTA is calculated from
  339. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  340. *
  341. * gclk CPU clock (not bus clock!)
  342. * Trefresh Refresh cycle * 4 (four word bursts used)
  343. *
  344. * 4096 Rows from SDRAM example configuration
  345. * 1000 factor s -> ms
  346. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  347. * 4 Number of refresh cycles per period
  348. * 64 Refresh cycle in ms per number of rows
  349. * --------------------------------------------
  350. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  351. *
  352. * 50 MHz => 50.000.000 / Divider = 98
  353. * 66 Mhz => 66.000.000 / Divider = 129
  354. * 80 Mhz => 80.000.000 / Divider = 156
  355. */
  356. #define CFG_MAMR_PTA 129
  357. /*
  358. * For 16 MBit, refresh rates could be 31.3 us
  359. * (= 64 ms / 2K = 125 / quad bursts).
  360. * For a simpler initialization, 15.6 us is used instead.
  361. *
  362. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  363. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  364. */
  365. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  366. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  367. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  368. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  369. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  370. /*
  371. * MAMR settings for SDRAM
  372. */
  373. /* 8 column SDRAM */
  374. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  375. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  376. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  377. /* 9 column SDRAM */
  378. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  379. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  380. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  381. /*
  382. * Internal Definitions
  383. *
  384. * Boot Flags
  385. */
  386. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  387. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  388. #endif /* __CONFIG_H */