MPC8260ADS.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * (C) Copyright 2001
  3. * Stuart Hughes <stuarth@lineo.com>
  4. * This file is based on similar values for other boards found in other
  5. * U-Boot config files, and some that I found in the mpc8260ads manual.
  6. *
  7. * Note: my board is a PILOT rev.
  8. * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
  9. *
  10. * (C) Copyright 2003 Arabella Software Ltd.
  11. * Yuli Barcohen <yuli@arabellasw.com>
  12. * Added support for SDRAM DIMMs SPD EEPROM, MII.
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. * (easy to change)
  37. */
  38. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  39. #define CONFIG_MPC8260ADS 1 /* ...on motorola ads board */
  40. #define CONFIG_BOARD_PRE_INIT 1 /* Call board_pre_init */
  41. /* allow serial and ethaddr to be overwritten */
  42. #define CONFIG_ENV_OVERWRITE
  43. /*
  44. * select serial console configuration
  45. *
  46. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  47. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  48. * for SCC).
  49. *
  50. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  51. * defined elsewhere (for example, on the cogent platform, there are serial
  52. * ports on the motherboard which are used for the serial console - see
  53. * cogent/cma101/serial.[ch]).
  54. */
  55. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  56. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  57. #undef CONFIG_CONS_NONE /* define if console on something else */
  58. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  59. /*
  60. * select ethernet configuration
  61. *
  62. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  63. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  64. * for FCC)
  65. *
  66. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  67. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  68. * from CONFIG_COMMANDS to remove support for networking.
  69. */
  70. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  71. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  72. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  73. #ifdef CONFIG_ETHER_ON_FCC
  74. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  75. #if (CONFIG_ETHER_INDEX == 2)
  76. /*
  77. * - Rx-CLK is CLK13
  78. * - Tx-CLK is CLK14
  79. * - Select bus for bd/buffers (see 28-13)
  80. * - Full duplex
  81. */
  82. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  83. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  84. # define CFG_CPMFCR_RAMTYPE 0
  85. # define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  86. #endif /* CONFIG_ETHER_INDEX */
  87. #define CONFIG_MII /* MII PHY management */
  88. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  89. /*
  90. * GPIO pins used for bit-banged MII communications
  91. */
  92. #define MDIO_PORT 2 /* Port C */
  93. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  94. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  95. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  96. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  97. else iop->pdat &= ~0x00400000
  98. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  99. else iop->pdat &= ~0x00200000
  100. #define MIIDELAY udelay(1)
  101. #endif /* CONFIG_ETHER_ON_FCC */
  102. /* other options */
  103. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  104. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  105. #define CFG_I2C_SLAVE 0x7F
  106. #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
  107. #define CONFIG_SPD_ADDR 0x50
  108. #endif
  109. #ifndef CONFIG_SDRAM_PBI
  110. #define CONFIG_SDRAM_PBI 1 /* By default, use page-based interleaving */
  111. #endif
  112. #ifndef CONFIG_8260_CLKIN
  113. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  114. #endif
  115. #define CONFIG_BAUDRATE 115200
  116. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  117. CFG_CMD_BEDBUG | \
  118. CFG_CMD_BMP | \
  119. CFG_CMD_BSP | \
  120. CFG_CMD_DATE | \
  121. CFG_CMD_DOC | \
  122. CFG_CMD_DTT | \
  123. CFG_CMD_EEPROM | \
  124. CFG_CMD_ELF | \
  125. CFG_CMD_FDC | \
  126. CFG_CMD_FDOS | \
  127. CFG_CMD_HWFLOW | \
  128. CFG_CMD_IDE | \
  129. CFG_CMD_JFFS2 | \
  130. CFG_CMD_KGDB | \
  131. CFG_CMD_MMC | \
  132. CFG_CMD_NAND | \
  133. CFG_CMD_PCI | \
  134. CFG_CMD_PCMCIA | \
  135. CFG_CMD_SCSI | \
  136. CFG_CMD_SPI | \
  137. CFG_CMD_VFD | \
  138. CFG_CMD_USB ) )
  139. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  140. #include <cmd_confdefs.h>
  141. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  142. #define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */
  143. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  144. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  145. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  146. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  147. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  148. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  149. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  150. #endif
  151. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  152. /*
  153. * Miscellaneous configurable options
  154. */
  155. #define CFG_LONGHELP /* undef to save memory */
  156. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  157. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  158. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  159. #else
  160. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  161. #endif
  162. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  163. #define CFG_MAXARGS 16 /* max number of command args */
  164. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  165. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  166. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  167. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  168. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  169. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  170. #define CFG_FLASH_BASE 0xff800000
  171. #define FLASH_BASE 0xff800000
  172. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  173. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  174. #define CFG_FLASH_SIZE 8
  175. #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  176. #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  177. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  178. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  179. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  180. #define CFG_JFFS2_FIRST_SECTOR 1
  181. #define CFG_JFFS2_LAST_SECTOR 27
  182. #define CFG_JFFS2_SORT_FRAGMENTS
  183. #define CFG_JFFS_CUSTOM_PART
  184. /* this is stuff came out of the Motorola docs */
  185. #define CFG_DEFAULT_IMMR 0x0F010000
  186. #define CFG_IMMR 0xF0000000
  187. #define CFG_BCSR 0x04500000
  188. #define CFG_SDRAM_BASE 0x00000000
  189. #define CFG_LSDRAM_BASE 0x04000000
  190. #define RS232EN_1 0x02000002
  191. #define RS232EN_2 0x01000001
  192. #define FETHIEN 0x08000008
  193. #define FETH_RST 0x04000004
  194. #define CFG_INIT_RAM_ADDR CFG_IMMR
  195. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  196. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  197. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  198. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  199. /* 0x0EA28205 */
  200. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  201. ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
  202. ( HRCW_BMS | HRCW_APPC10 ) |\
  203. ( HRCW_MODCK_H0101 ) \
  204. )
  205. /* no slaves */
  206. #define CFG_HRCW_SLAVE1 0
  207. #define CFG_HRCW_SLAVE2 0
  208. #define CFG_HRCW_SLAVE3 0
  209. #define CFG_HRCW_SLAVE4 0
  210. #define CFG_HRCW_SLAVE5 0
  211. #define CFG_HRCW_SLAVE6 0
  212. #define CFG_HRCW_SLAVE7 0
  213. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  214. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  215. #define CFG_MONITOR_BASE TEXT_BASE
  216. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  217. # define CFG_RAMBOOT
  218. #endif
  219. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  220. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  221. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  222. #ifndef CFG_RAMBOOT
  223. # define CFG_ENV_IS_IN_FLASH 1
  224. # define CFG_ENV_SECT_SIZE 0x40000
  225. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
  226. #else
  227. # define CFG_ENV_IS_IN_NVRAM 1
  228. # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  229. # define CFG_ENV_SIZE 0x200
  230. #endif /* CFG_RAMBOOT */
  231. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  232. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  233. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  234. #endif
  235. #define CFG_HID0_INIT 0
  236. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  237. #define CFG_HID2 0
  238. #define CFG_SYPCR 0xFFFFFFC3
  239. #define CFG_BCR 0x100C0000
  240. #define CFG_SIUMCR 0x0A200000
  241. #define CFG_SCCR 0x00000000
  242. #define CFG_BR0_PRELIM 0xFF801801
  243. #define CFG_OR0_PRELIM 0xFF800836
  244. #define CFG_BR1_PRELIM 0x04501801
  245. #define CFG_OR1_PRELIM 0xFFFF8010
  246. #define CFG_RMR 0
  247. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  248. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  249. #define CFG_RCCR 0
  250. #define CFG_PSDMR 0x016EB452
  251. #define CFG_MPTPR 0x00001900
  252. #define CFG_PSRT 0x00000021
  253. #define CFG_RESET_ADDRESS 0x04400000
  254. #endif /* __CONFIG_H */