edminiv2.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
  3. *
  4. * Based on original Kirkwood support which is
  5. * (C) Copyright 2009
  6. * Marvell Semiconductor <www.marvell.com>
  7. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  25. * MA 02110-1301 USA
  26. */
  27. #ifndef _CONFIG_EDMINIV2_H
  28. #define _CONFIG_EDMINIV2_H
  29. /*
  30. * Version number information
  31. */
  32. #define CONFIG_IDENT_STRING " EDMiniV2"
  33. /*
  34. * High Level Configuration Options (easy to change)
  35. */
  36. #define CONFIG_MARVELL 1
  37. #define CONFIG_ARM926EJS 1 /* Basic Architecture */
  38. #define CONFIG_FEROCEON 1 /* CPU Core subversion */
  39. #define CONFIG_ORION5X 1 /* SOC Family Name */
  40. #define CONFIG_88F5182 1 /* SOC Name */
  41. #define CONFIG_MACH_EDMINIV2 1 /* Machine type */
  42. #include <asm/arch/orion5x.h>
  43. /*
  44. * CLKs configurations
  45. */
  46. #define CONFIG_SYS_HZ 1000
  47. /*
  48. * Board-specific values for Orion5x MPP low level init:
  49. * - MPPs 12 to 15 are SATA LEDs (mode 5)
  50. * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
  51. * MPP16 to MPP19, mode 0 for others
  52. */
  53. #define ORION5X_MPP0_7 0x00000003
  54. #define ORION5X_MPP8_15 0x55550000
  55. #define ORION5X_MPP16_23 0x00005555
  56. /*
  57. * Board-specific values for Orion5x GPIO low level init:
  58. * - GPIO3 is input (RTC interrupt)
  59. * - GPIO16 is Power LED control (0 = on, 1 = off)
  60. * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
  61. * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
  62. * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
  63. * - GPIO22 is SATA disk power status ()
  64. * - GPIO23 is supply status for SATA disk ()
  65. * - GPIO24 is supply control for board (write 1 to power off)
  66. * Last GPIO is 25, further bits are supposed to be 0.
  67. * Enable mask has ones for INPUT, 0 for OUTPUT.
  68. * Default is LED ON, board ON :)
  69. */
  70. #define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
  71. #define ORION5X_GPIO_OUT_VALUE 0x00000000
  72. #define ORION5X_GPIO_IN_POLARITY 0x000000d0
  73. /*
  74. * NS16550 Configuration
  75. */
  76. #define CONFIG_SYS_NS16550
  77. #define CONFIG_SYS_NS16550_SERIAL
  78. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  79. #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
  80. #define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
  81. /*
  82. * Serial Port configuration
  83. * The following definitions let you select what serial you want to use
  84. * for your console driver.
  85. */
  86. #define CONFIG_CONS_INDEX 1 /*Console on UART0 */
  87. #define CONFIG_BAUDRATE 115200
  88. #define CONFIG_SYS_BAUDRATE_TABLE \
  89. { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
  90. /*
  91. * FLASH configuration
  92. */
  93. #define CONFIG_SYS_FLASH_CFI
  94. #define CONFIG_FLASH_CFI_DRIVER
  95. #define CONFIG_FLASH_CFI_LEGACY
  96. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  97. #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
  98. #define CONFIG_SYS_FLASH_BASE 0xfff80000
  99. #define CONFIG_SYS_FLASH_SECTSZ \
  100. {16384, 8192, 8192, 32768, \
  101. 65536, 65536, 65536, 65536, 65536, 65536, 65536}
  102. /* auto boot */
  103. #define CONFIG_BOOTDELAY 3 /* default enable autoboot */
  104. /*
  105. * For booting Linux, the board info and command line data
  106. * have to be in the first 8 MB of memory, since this is
  107. * the maximum mapped by the Linux kernel during initialization.
  108. */
  109. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  110. #define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
  111. #define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
  112. #define CONFIG_SYS_PROMPT "EDMiniV2> " /* Command Prompt */
  113. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
  114. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
  115. +sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buff */
  116. /*
  117. * Commands configuration - using default command set for now
  118. */
  119. #include <config_cmd_default.h>
  120. #define CONFIG_CMD_IDE
  121. #define CONFIG_CMD_I2C
  122. #define CONFIG_CMD_USB
  123. /*
  124. * Network
  125. */
  126. #ifdef CONFIG_CMD_NET
  127. #define CONFIG_MVGBE /* Enable Marvell GbE Driver */
  128. #define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
  129. #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
  130. #define CONFIG_PHY_BASE_ADR 0x8
  131. #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
  132. #define CONFIG_NETCONSOLE /* include NetConsole support */
  133. #define CONFIG_MII /* expose smi ove miiphy interface */
  134. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
  135. #define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
  136. #endif
  137. /*
  138. * IDE
  139. */
  140. #ifdef CONFIG_CMD_IDE
  141. #define __io
  142. #define CONFIG_IDE_PREINIT
  143. #define CONFIG_DOS_PARTITION
  144. #define CONFIG_CMD_EXT2
  145. /* ED Mini V has an IDE-compatible SATA connector for port 1 */
  146. #define CONFIG_MVSATA_IDE
  147. #define CONFIG_MVSATA_IDE_USE_PORT1
  148. /* Needs byte-swapping for ATA data register */
  149. #define CONFIG_IDE_SWAP_IO
  150. /* Data, registers and alternate blocks are at the same offset */
  151. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
  152. #define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
  153. #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
  154. /* Each 8-bit ATA register is aligned to a 4-bytes address */
  155. #define CONFIG_SYS_ATA_STRIDE 4
  156. /* Controller supports 48-bits LBA addressing */
  157. #define CONFIG_LBA48
  158. /* A single bus, a single device */
  159. #define CONFIG_SYS_IDE_MAXBUS 1
  160. #define CONFIG_SYS_IDE_MAXDEVICE 1
  161. /* ATA registers base is at SATA controller base */
  162. #define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
  163. /* ATA bus 0 is orion5x port 1 on ED Mini V2 */
  164. #define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
  165. /* end of IDE defines */
  166. #endif /* CMD_IDE */
  167. /*
  168. * Common USB/EHCI configuration
  169. */
  170. #ifdef CONFIG_CMD_USB
  171. #define CONFIG_USB_EHCI /* Enable EHCI USB support */
  172. #define CONFIG_USB_EHCI_MARVELL
  173. #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
  174. #define CONFIG_USB_STORAGE
  175. #define CONFIG_DOS_PARTITION
  176. #define CONFIG_ISO_PARTITION
  177. #define CONFIG_SUPPORT_VFAT
  178. #endif /* CONFIG_CMD_USB */
  179. /*
  180. * I2C related stuff
  181. */
  182. #ifdef CONFIG_CMD_I2C
  183. #define CONFIG_I2C_MVTWSI
  184. #define CONFIG_I2C_MVTWSI_BASE ORION5X_TWSI_BASE
  185. #define CONFIG_SYS_I2C_SLAVE 0x0
  186. #define CONFIG_SYS_I2C_SPEED 100000
  187. #endif
  188. /*
  189. * Environment variables configurations
  190. */
  191. #define CONFIG_ENV_IS_IN_FLASH 1
  192. #define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
  193. #define CONFIG_ENV_SIZE 0x2000
  194. #define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
  195. /*
  196. * Size of malloc() pool
  197. */
  198. #define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
  199. /*
  200. * Other required minimal configurations
  201. */
  202. #define CONFIG_CONSOLE_INFO_QUIET /* some code reduction */
  203. #define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
  204. #define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */
  205. #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
  206. #define CONFIG_NR_DRAM_BANKS 1
  207. #define CONFIG_SYS_LOAD_ADDR 0x00800000
  208. #define CONFIG_SYS_MEMTEST_START 0x00400000
  209. #define CONFIG_SYS_MEMTEST_END 0x007fffff
  210. #define CONFIG_SYS_RESET_ADDRESS 0xffff0000
  211. #define CONFIG_SYS_MAXARGS 16
  212. /* Use the HUSH parser */
  213. #define CONFIG_SYS_HUSH_PARSER
  214. /* Enable command line editing */
  215. #define CONFIG_CMDLINE_EDITING
  216. /* provide extensive help */
  217. #define CONFIG_SYS_LONGHELP
  218. /* additions for new relocation code, must be added to all boards */
  219. #define CONFIG_SYS_SDRAM_BASE 0
  220. #define CONFIG_SYS_INIT_SP_ADDR \
  221. (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
  222. #endif /* _CONFIG_EDMINIV2_H */