rlwnm.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * (C) Copyright 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. /*
  25. * CPU test
  26. * Shift instructions: rlwnm
  27. *
  28. * The test contains a pre-built table of instructions, operands and
  29. * expected results. For each table entry, the test will cyclically use
  30. * different sets of operand registers and result registers.
  31. */
  32. #include <post.h>
  33. #include "cpu_asm.h"
  34. #if CONFIG_POST & CONFIG_SYS_POST_CPU
  35. extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
  36. ulong op2);
  37. extern ulong cpu_post_makecr (long v);
  38. static struct cpu_post_rlwnm_s
  39. {
  40. ulong cmd;
  41. ulong op1;
  42. ulong op2;
  43. uchar mb;
  44. uchar me;
  45. ulong res;
  46. } cpu_post_rlwnm_table[] =
  47. {
  48. {
  49. OP_RLWNM,
  50. 0xffff0000,
  51. 24,
  52. 16,
  53. 23,
  54. 0x0000ff00
  55. },
  56. };
  57. static unsigned int cpu_post_rlwnm_size =
  58. sizeof (cpu_post_rlwnm_table) / sizeof (struct cpu_post_rlwnm_s);
  59. int cpu_post_test_rlwnm (void)
  60. {
  61. int ret = 0;
  62. unsigned int i, reg;
  63. int flag = disable_interrupts();
  64. for (i = 0; i < cpu_post_rlwnm_size && ret == 0; i++)
  65. {
  66. struct cpu_post_rlwnm_s *test = cpu_post_rlwnm_table + i;
  67. for (reg = 0; reg < 32 && ret == 0; reg++)
  68. {
  69. unsigned int reg0 = (reg + 0) % 32;
  70. unsigned int reg1 = (reg + 1) % 32;
  71. unsigned int reg2 = (reg + 2) % 32;
  72. unsigned int stk = reg < 16 ? 31 : 15;
  73. unsigned long code[] =
  74. {
  75. ASM_STW(stk, 1, -4),
  76. ASM_ADDI(stk, 1, -24),
  77. ASM_STW(3, stk, 12),
  78. ASM_STW(4, stk, 16),
  79. ASM_STW(reg0, stk, 8),
  80. ASM_STW(reg1, stk, 4),
  81. ASM_STW(reg2, stk, 0),
  82. ASM_LWZ(reg1, stk, 12),
  83. ASM_LWZ(reg0, stk, 16),
  84. ASM_122(test->cmd, reg2, reg1, reg0, test->mb, test->me),
  85. ASM_STW(reg2, stk, 12),
  86. ASM_LWZ(reg2, stk, 0),
  87. ASM_LWZ(reg1, stk, 4),
  88. ASM_LWZ(reg0, stk, 8),
  89. ASM_LWZ(3, stk, 12),
  90. ASM_ADDI(1, stk, 24),
  91. ASM_LWZ(stk, 1, -4),
  92. ASM_BLR,
  93. };
  94. unsigned long codecr[] =
  95. {
  96. ASM_STW(stk, 1, -4),
  97. ASM_ADDI(stk, 1, -24),
  98. ASM_STW(3, stk, 12),
  99. ASM_STW(4, stk, 16),
  100. ASM_STW(reg0, stk, 8),
  101. ASM_STW(reg1, stk, 4),
  102. ASM_STW(reg2, stk, 0),
  103. ASM_LWZ(reg1, stk, 12),
  104. ASM_LWZ(reg0, stk, 16),
  105. ASM_122(test->cmd, reg2, reg1, reg0, test->mb, test->me) |
  106. BIT_C,
  107. ASM_STW(reg2, stk, 12),
  108. ASM_LWZ(reg2, stk, 0),
  109. ASM_LWZ(reg1, stk, 4),
  110. ASM_LWZ(reg0, stk, 8),
  111. ASM_LWZ(3, stk, 12),
  112. ASM_ADDI(1, stk, 24),
  113. ASM_LWZ(stk, 1, -4),
  114. ASM_BLR,
  115. };
  116. ulong res;
  117. ulong cr;
  118. if (ret == 0)
  119. {
  120. cr = 0;
  121. cpu_post_exec_22 (code, & cr, & res, test->op1, test->op2);
  122. ret = res == test->res && cr == 0 ? 0 : -1;
  123. if (ret != 0)
  124. {
  125. post_log ("Error at rlwnm test %d !\n", i);
  126. }
  127. }
  128. if (ret == 0)
  129. {
  130. cpu_post_exec_22 (codecr, & cr, & res, test->op1, test->op2);
  131. ret = res == test->res &&
  132. (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
  133. if (ret != 0)
  134. {
  135. post_log ("Error at rlwnm test %d !\n", i);
  136. }
  137. }
  138. }
  139. }
  140. if (flag)
  141. enable_interrupts();
  142. return ret;
  143. }
  144. #endif