cache.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * (C) Copyright 2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Author: Igor Lisitsin <igor@emcraft.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. /* Cache test
  27. *
  28. * This test verifies the CPU data and instruction cache using
  29. * several test scenarios.
  30. */
  31. #include <post.h>
  32. #if CONFIG_POST & CONFIG_SYS_POST_CACHE
  33. #include <asm/mmu.h>
  34. #include <watchdog.h>
  35. #define CACHE_POST_SIZE 1024
  36. int cache_post_test1 (int tlb, void *p, int size);
  37. int cache_post_test2 (int tlb, void *p, int size);
  38. int cache_post_test3 (int tlb, void *p, int size);
  39. int cache_post_test4 (int tlb, void *p, int size);
  40. int cache_post_test5 (int tlb, void *p, int size);
  41. int cache_post_test6 (int tlb, void *p, int size);
  42. #ifdef CONFIG_440
  43. static unsigned char testarea[CACHE_POST_SIZE]
  44. __attribute__((__aligned__(CACHE_POST_SIZE)));
  45. #endif
  46. int cache_post_test (int flags)
  47. {
  48. void *virt = (void *)CONFIG_SYS_POST_CACHE_ADDR;
  49. int ints;
  50. int res = 0;
  51. int tlb = -1; /* index to the victim TLB entry */
  52. /*
  53. * All 44x variants deal with cache management differently
  54. * because they have the address translation always enabled.
  55. * The 40x ppc's don't use address translation in U-Boot at all,
  56. * so we have to distinguish here between 40x and 44x.
  57. */
  58. #ifdef CONFIG_440
  59. int word0, i;
  60. /*
  61. * Allocate a new TLB entry, since we are going to modify
  62. * the write-through and caching inhibited storage attributes.
  63. */
  64. program_tlb((u32)testarea, (u32)virt, CACHE_POST_SIZE,
  65. TLB_WORD2_I_ENABLE);
  66. /* Find the TLB entry */
  67. for (i = 0;; i++) {
  68. if (i >= PPC4XX_TLB_SIZE) {
  69. printf ("Failed to program tlb entry\n");
  70. return -1;
  71. }
  72. word0 = mftlb1(i);
  73. if (TLB_WORD0_EPN_DECODE(word0) == (u32)virt) {
  74. tlb = i;
  75. break;
  76. }
  77. }
  78. #endif
  79. ints = disable_interrupts ();
  80. WATCHDOG_RESET ();
  81. if (res == 0)
  82. res = cache_post_test1 (tlb, virt, CACHE_POST_SIZE);
  83. WATCHDOG_RESET ();
  84. if (res == 0)
  85. res = cache_post_test2 (tlb, virt, CACHE_POST_SIZE);
  86. WATCHDOG_RESET ();
  87. if (res == 0)
  88. res = cache_post_test3 (tlb, virt, CACHE_POST_SIZE);
  89. WATCHDOG_RESET ();
  90. if (res == 0)
  91. res = cache_post_test4 (tlb, virt, CACHE_POST_SIZE);
  92. WATCHDOG_RESET ();
  93. if (res == 0)
  94. res = cache_post_test5 (tlb, virt, CACHE_POST_SIZE);
  95. WATCHDOG_RESET ();
  96. if (res == 0)
  97. res = cache_post_test6 (tlb, virt, CACHE_POST_SIZE);
  98. if (ints)
  99. enable_interrupts ();
  100. #ifdef CONFIG_440
  101. remove_tlb((u32)virt, CACHE_POST_SIZE);
  102. #endif
  103. return res;
  104. }
  105. #endif /* CONFIG_POST & CONFIG_SYS_POST_CACHE */