ads5121.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * (C) Copyright 2007, 2008 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * ADS5121 board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #define CONFIG_ADS5121 1
  28. /*
  29. * Memory map for the ADS5121 board:
  30. *
  31. * 0x0000_0000 - 0x0FFF_FFFF DDR RAM (256 MB)
  32. * 0x3000_0000 - 0x3001_FFFF SRAM (128 KB)
  33. * 0x8000_0000 - 0x803F_FFFF IMMR (4 MB)
  34. * 0x8200_0000 - 0x8200_001F CPLD (32 B)
  35. * 0x8400_0000 - 0x82FF_FFFF PCI I/O space (16 MB)
  36. * 0xA000_0000 - 0xAFFF_FFFF PCI memory space (256 MB)
  37. * 0xB000_0000 - 0xBFFF_FFFF PCI memory mapped I/O space (256 MB)
  38. * 0xFC00_0000 - 0xFFFF_FFFF NOR Boot FLASH (64 MB)
  39. */
  40. /*
  41. * High Level Configuration Options
  42. */
  43. #define CONFIG_E300 1 /* E300 Family */
  44. #define CONFIG_MPC512X 1 /* MPC512X family */
  45. #define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
  46. #undef CONFIG_FSL_DIU_LOGO_BMP /* Don't include FSL DIU binary bmp */
  47. /* video */
  48. #undef CONFIG_VIDEO
  49. #if defined(CONFIG_VIDEO)
  50. #define CONFIG_CFB_CONSOLE
  51. #define CONFIG_VGA_AS_SINGLE_DEVICE
  52. #endif
  53. /* CONFIG_PCI is defined at config time */
  54. #ifdef CONFIG_ADS5121_REV2
  55. #define CONFIG_SYS_MPC512X_CLKIN 66000000 /* in Hz */
  56. #else
  57. #define CONFIG_SYS_MPC512X_CLKIN 33333333 /* in Hz */
  58. #define CONFIG_PCI
  59. #endif
  60. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f() */
  61. #define CONFIG_MISC_INIT_R
  62. #define CONFIG_SYS_IMMR 0x80000000
  63. #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_IMMR+0x2100)
  64. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  65. #define CONFIG_SYS_MEMTEST_END 0x00400000
  66. /*
  67. * DDR Setup - manually set all parameters as there's no SPD etc.
  68. */
  69. #ifdef CONFIG_ADS5121_REV2
  70. #define CONFIG_SYS_DDR_SIZE 256 /* MB */
  71. #else
  72. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  73. #endif
  74. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  75. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  76. /* DDR Controller Configuration
  77. *
  78. * SYS_CFG:
  79. * [31:31] MDDRC Soft Reset: Diabled
  80. * [30:30] DRAM CKE pin: Enabled
  81. * [29:29] DRAM CLK: Enabled
  82. * [28:28] Command Mode: Enabled (For initialization only)
  83. * [27:25] DRAM Row Select: dram_row[15:0] = magenta_address[25:10]
  84. * [24:21] DRAM Bank Select: dram_bank[1:0] = magenta_address[11:10]
  85. * [20:19] Read Test: DON'T USE
  86. * [18:18] Self Refresh: Enabled
  87. * [17:17] 16bit Mode: Disabled
  88. * [16:13] Ready Delay: 2
  89. * [12:12] Half DQS Delay: Disabled
  90. * [11:11] Quarter DQS Delay: Disabled
  91. * [10:08] Write Delay: 2
  92. * [07:07] Early ODT: Disabled
  93. * [06:06] On DIE Termination: Disabled
  94. * [05:05] FIFO Overflow Clear: DON'T USE here
  95. * [04:04] FIFO Underflow Clear: DON'T USE here
  96. * [03:03] FIFO Overflow Pending: DON'T USE here
  97. * [02:02] FIFO Underlfow Pending: DON'T USE here
  98. * [01:01] FIFO Overlfow Enabled: Enabled
  99. * [00:00] FIFO Underflow Enabled: Enabled
  100. * TIME_CFG0
  101. * [31:16] DRAM Refresh Time: 0 CSB clocks
  102. * [15:8] DRAM Command Time: 0 CSB clocks
  103. * [07:00] DRAM Precharge Time: 0 CSB clocks
  104. * TIME_CFG1
  105. * [31:26] DRAM tRFC:
  106. * [25:21] DRAM tWR1:
  107. * [20:17] DRAM tWRT1:
  108. * [16:11] DRAM tDRR:
  109. * [10:05] DRAM tRC:
  110. * [04:00] DRAM tRAS:
  111. * TIME_CFG2
  112. * [31:28] DRAM tRCD:
  113. * [27:23] DRAM tFAW:
  114. * [22:19] DRAM tRTW1:
  115. * [18:15] DRAM tCCD:
  116. * [14:10] DRAM tRTP:
  117. * [09:05] DRAM tRP:
  118. * [04:00] DRAM tRPA
  119. */
  120. #ifdef CONFIG_ADS5121_REV2
  121. #define CONFIG_SYS_MDDRC_SYS_CFG 0xF8604A00
  122. #define CONFIG_SYS_MDDRC_SYS_CFG_RUN 0xE8604A00
  123. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x54EC1168
  124. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x35210864
  125. #else
  126. #define CONFIG_SYS_MDDRC_SYS_CFG 0xFA804A00
  127. #define CONFIG_SYS_MDDRC_SYS_CFG_RUN 0xEA804A00
  128. #define CONFIG_SYS_MDDRC_TIME_CFG1 0x68EC1168
  129. #define CONFIG_SYS_MDDRC_TIME_CFG2 0x34310864
  130. #endif
  131. #define CONFIG_SYS_MDDRC_SYS_CFG_EN 0xF0000000
  132. #define CONFIG_SYS_MDDRC_TIME_CFG0 0x00003D2E
  133. #define CONFIG_SYS_MDDRC_TIME_CFG0_RUN 0x06183D2E
  134. #define CONFIG_SYS_MICRON_NOP 0x01380000
  135. #define CONFIG_SYS_MICRON_PCHG_ALL 0x01100400
  136. #define CONFIG_SYS_MICRON_EM2 0x01020000
  137. #define CONFIG_SYS_MICRON_EM3 0x01030000
  138. #define CONFIG_SYS_MICRON_EN_DLL 0x01010000
  139. #define CONFIG_SYS_MICRON_RFSH 0x01080000
  140. #define CONFIG_SYS_MICRON_INIT_DEV_OP 0x01000432
  141. #define CONFIG_SYS_MICRON_OCD_DEFAULT 0x01010780
  142. /* DDR Priority Manager Configuration */
  143. #define CONFIG_SYS_MDDRCGRP_PM_CFG1 0x00077777
  144. #define CONFIG_SYS_MDDRCGRP_PM_CFG2 0x00000000
  145. #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG 0x00000001
  146. #define CONFIG_SYS_MDDRCGRP_LUT0_MU 0xFFEEDDCC
  147. #define CONFIG_SYS_MDDRCGRP_LUT0_ML 0xBBAAAAAA
  148. #define CONFIG_SYS_MDDRCGRP_LUT1_MU 0x66666666
  149. #define CONFIG_SYS_MDDRCGRP_LUT1_ML 0x55555555
  150. #define CONFIG_SYS_MDDRCGRP_LUT2_MU 0x44444444
  151. #define CONFIG_SYS_MDDRCGRP_LUT2_ML 0x44444444
  152. #define CONFIG_SYS_MDDRCGRP_LUT3_MU 0x55555555
  153. #define CONFIG_SYS_MDDRCGRP_LUT3_ML 0x55555558
  154. #define CONFIG_SYS_MDDRCGRP_LUT4_MU 0x11111111
  155. #define CONFIG_SYS_MDDRCGRP_LUT4_ML 0x11111122
  156. #define CONFIG_SYS_MDDRCGRP_LUT0_AU 0xaaaaaaaa
  157. #define CONFIG_SYS_MDDRCGRP_LUT0_AL 0xaaaaaaaa
  158. #define CONFIG_SYS_MDDRCGRP_LUT1_AU 0x66666666
  159. #define CONFIG_SYS_MDDRCGRP_LUT1_AL 0x66666666
  160. #define CONFIG_SYS_MDDRCGRP_LUT2_AU 0x11111111
  161. #define CONFIG_SYS_MDDRCGRP_LUT2_AL 0x11111111
  162. #define CONFIG_SYS_MDDRCGRP_LUT3_AU 0x11111111
  163. #define CONFIG_SYS_MDDRCGRP_LUT3_AL 0x11111111
  164. #define CONFIG_SYS_MDDRCGRP_LUT4_AU 0x11111111
  165. #define CONFIG_SYS_MDDRCGRP_LUT4_AL 0x11111111
  166. /*
  167. * NOR FLASH on the Local Bus
  168. */
  169. #undef CONFIG_BKUP_FLASH
  170. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  171. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  172. #ifdef CONFIG_BKUP_FLASH
  173. #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
  174. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* max flash size in bytes */
  175. #else
  176. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of FLASH */
  177. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* max flash size in bytes */
  178. #endif
  179. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  180. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  181. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  182. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  183. #undef CONFIG_SYS_FLASH_CHECKSUM
  184. /*
  185. * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
  186. * window is 64KB
  187. */
  188. #define CONFIG_SYS_CPLD_BASE 0x82000000
  189. #define CONFIG_SYS_CPLD_SIZE 0x00010000 /* 64 KB */
  190. #define CONFIG_SYS_SRAM_BASE 0x30000000
  191. #define CONFIG_SYS_SRAM_SIZE 0x00020000 /* 128 KB */
  192. #define CONFIG_SYS_CS0_CFG 0x05059310 /* ALE active low, data size 4bytes */
  193. #define CONFIG_SYS_CS2_CFG 0x05059010 /* ALE active low, data size 1byte */
  194. #define CONFIG_SYS_CS_ALETIMING 0x00000005 /* Use alternative CS timing for CS0 and CS2 */
  195. /* Use SRAM for initial stack */
  196. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SRAM_BASE /* Initial RAM address */
  197. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_SRAM_SIZE /* End of used area in RAM */
  198. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  199. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  200. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  201. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* Start of monitor */
  202. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  203. #ifdef CONFIG_FSL_DIU_FB
  204. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
  205. #else
  206. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  207. #endif
  208. /*
  209. * Serial Port
  210. */
  211. #define CONFIG_CONS_INDEX 1
  212. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  213. /*
  214. * Serial console configuration
  215. */
  216. #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
  217. #if CONFIG_PSC_CONSOLE != 3
  218. #error CONFIG_PSC_CONSOLE must be 3
  219. #endif
  220. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  221. #define CONFIG_SYS_BAUDRATE_TABLE \
  222. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  223. #define CONSOLE_FIFO_TX_SIZE FIFOC_PSC3_TX_SIZE
  224. #define CONSOLE_FIFO_TX_ADDR FIFOC_PSC3_TX_ADDR
  225. #define CONSOLE_FIFO_RX_SIZE FIFOC_PSC3_RX_SIZE
  226. #define CONSOLE_FIFO_RX_ADDR FIFOC_PSC3_RX_ADDR
  227. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  228. /* Use the HUSH parser */
  229. #define CONFIG_SYS_HUSH_PARSER
  230. #ifdef CONFIG_SYS_HUSH_PARSER
  231. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  232. #endif
  233. /*
  234. * PCI
  235. */
  236. #ifdef CONFIG_PCI
  237. /*
  238. * General PCI
  239. */
  240. #define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
  241. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  242. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  243. #define CONFIG_SYS_PCI_MMIO_BASE (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
  244. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  245. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  246. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  247. #define CONFIG_SYS_PCI_IO_PHYS 0x84000000
  248. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16M */
  249. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  250. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  251. #endif
  252. /* I2C */
  253. #define CONFIG_HARD_I2C /* I2C with hardware support */
  254. #undef CONFIG_SOFT_I2C /* so disable bit-banged I2C */
  255. #define CONFIG_I2C_MULTI_BUS
  256. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  257. #define CONFIG_SYS_I2C_SLAVE 0x7F
  258. #if 0
  259. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  260. #endif
  261. /*
  262. * IIM - IC Identification Module
  263. */
  264. #undef CONFIG_IIM
  265. /*
  266. * EEPROM configuration
  267. */
  268. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16-bit EEPROM address */
  269. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* Atmel: AT24C32A-10TQ-2.7 */
  270. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10ms of delay */
  271. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32-Byte Page Write Mode */
  272. /*
  273. * Ethernet configuration
  274. */
  275. #define CONFIG_MPC512x_FEC 1
  276. #define CONFIG_NET_MULTI
  277. #define CONFIG_PHY_ADDR 0x1
  278. #define CONFIG_MII 1 /* MII PHY management */
  279. #define CONFIG_FEC_AN_TIMEOUT 1
  280. #define CONFIG_HAS_ETH0
  281. /*
  282. * Configure on-board RTC
  283. */
  284. #define CONFIG_RTC_M41T62 /* use M41T62 rtc via i2 */
  285. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  286. /*
  287. * Environment
  288. */
  289. #define CONFIG_ENV_IS_IN_FLASH 1
  290. /* This has to be a multiple of the Flash sector size */
  291. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  292. #define CONFIG_ENV_SIZE 0x2000
  293. #ifdef CONFIG_BKUP_FLASH
  294. #define CONFIG_ENV_SECT_SIZE 0x20000 /* one sector (256K) for env */
  295. #else
  296. #define CONFIG_ENV_SECT_SIZE 0x40000 /* one sector (256K) for env */
  297. #endif
  298. /* Address and size of Redundant Environment Sector */
  299. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  300. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  301. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  302. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  303. #include <config_cmd_default.h>
  304. #define CONFIG_CMD_ASKENV
  305. #define CONFIG_CMD_DHCP
  306. #define CONFIG_CMD_I2C
  307. #define CONFIG_CMD_MII
  308. #define CONFIG_CMD_NFS
  309. #define CONFIG_CMD_PING
  310. #define CONFIG_CMD_REGINFO
  311. #define CONFIG_CMD_EEPROM
  312. #define CONFIG_CMD_DATE
  313. #undef CONFIG_CMD_FUSE
  314. #define CONFIG_CMD_IDE
  315. #define CONFIG_CMD_EXT2
  316. #if defined(CONFIG_PCI)
  317. #define CONFIG_CMD_PCI
  318. #endif
  319. #if defined(CONFIG_CMD_IDE)
  320. #define CONFIG_DOS_PARTITION
  321. #define CONFIG_MAC_PARTITION
  322. #define CONFIG_ISO_PARTITION
  323. #endif /* defined(CONFIG_CMD_IDE) */
  324. /*
  325. * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
  326. * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
  327. * to 0xFFFF, watchdog timeouts after about 64s. For details refer
  328. * to chapter 36 of the MPC5121e Reference Manual.
  329. */
  330. /* #define CONFIG_WATCHDOG */ /* enable watchdog */
  331. #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
  332. /*
  333. * Miscellaneous configurable options
  334. */
  335. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  336. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  337. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  338. #ifdef CONFIG_CMD_KGDB
  339. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  340. #else
  341. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  342. #endif
  343. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  344. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  345. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  346. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  347. /*
  348. * For booting Linux, the board info and command line data
  349. * have to be in the first 8 MB of memory, since this is
  350. * the maximum mapped by the Linux kernel during initialization.
  351. */
  352. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  353. /* Cache Configuration */
  354. #define CONFIG_SYS_DCACHE_SIZE 32768
  355. #define CONFIG_SYS_CACHELINE_SIZE 32
  356. #ifdef CONFIG_CMD_KGDB
  357. #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  358. #endif
  359. #define CONFIG_SYS_HID0_INIT 0x000000000
  360. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
  361. #define CONFIG_SYS_HID2 HID2_HBE
  362. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  363. /*
  364. * Internal Definitions
  365. *
  366. * Boot Flags
  367. */
  368. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  369. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  370. #ifdef CONFIG_CMD_KGDB
  371. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  372. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  373. #endif
  374. /*
  375. * Environment Configuration
  376. */
  377. #define CONFIG_TIMESTAMP
  378. #define CONFIG_HOSTNAME ads5121
  379. #define CONFIG_BOOTFILE ads5121/uImage
  380. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  381. #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
  382. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  383. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  384. #define CONFIG_BAUDRATE 115200
  385. #define CONFIG_PREBOOT "echo;" \
  386. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  387. "echo"
  388. #define CONFIG_EXTRA_ENV_SETTINGS \
  389. "u-boot_addr_r=200000\0" \
  390. "kernel_addr_r=600000\0" \
  391. "fdt_addr_r=880000\0" \
  392. "ramdisk_addr_r=900000\0" \
  393. "u-boot_addr=FFF00000\0" \
  394. "kernel_addr=FFC40000\0" \
  395. "fdt_addr=FFEC0000\0" \
  396. "ramdisk_addr=FC040000\0" \
  397. "ramdiskfile=ads5121/uRamdisk\0" \
  398. "u-boot=ads5121/u-boot.bin\0" \
  399. "bootfile=ads5121/uImage\0" \
  400. "fdtfile=ads5121/ads5121.dtb\0" \
  401. "rootpath=/opt/eldk/ppc_6xx\n" \
  402. "netdev=eth0\0" \
  403. "consdev=ttyPSC0\0" \
  404. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  405. "nfsroot=${serverip}:${rootpath}\0" \
  406. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  407. "addip=setenv bootargs ${bootargs} " \
  408. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  409. ":${hostname}:${netdev}:off panic=1\0" \
  410. "addtty=setenv bootargs ${bootargs} " \
  411. "console=${consdev},${baudrate}\0" \
  412. "flash_nfs=run nfsargs addip addtty;" \
  413. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  414. "flash_self=run ramargs addip addtty;" \
  415. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  416. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  417. "tftp ${fdt_addr_r} ${fdtfile};" \
  418. "run nfsargs addip addtty;" \
  419. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  420. "net_self=tftp ${kernel_addr_r} ${bootfile};" \
  421. "tftp ${ramdisk_addr_r} ${ramdiskfile};" \
  422. "tftp ${fdt_addr_r} ${fdtfile};" \
  423. "run ramargs addip addtty;" \
  424. "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
  425. "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
  426. "update=protect off ${u-boot_addr} +${filesize};" \
  427. "era ${u-boot_addr} +${filesize};" \
  428. "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0" \
  429. "upd=run load update\0" \
  430. ""
  431. #define CONFIG_BOOTCOMMAND "run flash_self"
  432. #define CONFIG_OF_LIBFDT 1
  433. #define CONFIG_OF_BOARD_SETUP 1
  434. #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES 1
  435. #define OF_CPU "PowerPC,5121@0"
  436. #define OF_SOC_COMPAT "fsl,mpc5121-immr"
  437. #define OF_TBCLK (bd->bi_busfreq / 4)
  438. #define OF_STDOUT_PATH "/soc@80000000/serial@11300"
  439. /*-----------------------------------------------------------------------
  440. * IDE/ATA stuff
  441. *-----------------------------------------------------------------------
  442. */
  443. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  444. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  445. #undef CONFIG_IDE_LED /* LED for IDE not supported */
  446. #define CONFIG_IDE_RESET /* reset for IDE supported */
  447. #define CONFIG_IDE_PREINIT
  448. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  449. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  450. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  451. #define CONFIG_SYS_ATA_BASE_ADDR MPC512X_PATA
  452. /* Offset for data I/O RefMan MPC5121EE Table 28-10 */
  453. #define CONFIG_SYS_ATA_DATA_OFFSET (0x00A0)
  454. /* Offset for normal register accesses */
  455. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  456. /* Offset for alternate registers RefMan MPC5121EE Table 28-23 */
  457. #define CONFIG_SYS_ATA_ALT_OFFSET (0x00D8)
  458. /* Interval between registers */
  459. #define CONFIG_SYS_ATA_STRIDE 4
  460. #define ATA_BASE_ADDR MPC512X_PATA
  461. /*
  462. * Control register bit definitions
  463. */
  464. #define FSL_ATA_CTRL_FIFO_RST_B 0x80000000
  465. #define FSL_ATA_CTRL_ATA_RST_B 0x40000000
  466. #define FSL_ATA_CTRL_FIFO_TX_EN 0x20000000
  467. #define FSL_ATA_CTRL_FIFO_RCV_EN 0x10000000
  468. #define FSL_ATA_CTRL_DMA_PENDING 0x08000000
  469. #define FSL_ATA_CTRL_DMA_ULTRA 0x04000000
  470. #define FSL_ATA_CTRL_DMA_WRITE 0x02000000
  471. #define FSL_ATA_CTRL_IORDY_EN 0x01000000
  472. #endif /* __CONFIG_H */