systemace.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * Copyright (c) 2004 Picture Elements, Inc.
  3. * Stephen Williams (XXXXXXXXXXXXXXXX)
  4. *
  5. * This source code is free software; you can redistribute it
  6. * and/or modify it in source code form under the terms of the GNU
  7. * General Public License as published by the Free Software
  8. * Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
  19. */
  20. /*
  21. * The Xilinx SystemACE chip support is activated by defining
  22. * CONFIG_SYSTEMACE to turn on support, and CONFIG_SYS_SYSTEMACE_BASE
  23. * to set the base address of the device. This code currently
  24. * assumes that the chip is connected via a byte-wide bus.
  25. *
  26. * The CONFIG_SYSTEMACE also adds to fat support the device class
  27. * "ace" that allows the user to execute "fatls ace 0" and the
  28. * like. This works by making the systemace_get_dev function
  29. * available to cmd_fat.c:get_dev and filling in a block device
  30. * description that has all the bits needed for FAT support to
  31. * read sectors.
  32. *
  33. * According to Xilinx technical support, before accessing the
  34. * SystemACE CF you need to set the following control bits:
  35. * FORCECFGMODE : 1
  36. * CFGMODE : 0
  37. * CFGSTART : 0
  38. */
  39. #include <common.h>
  40. #include <command.h>
  41. #include <systemace.h>
  42. #include <part.h>
  43. #include <asm/io.h>
  44. /*
  45. * The ace_readw and writew functions read/write 16bit words, but the
  46. * offset value is the BYTE offset as most used in the Xilinx
  47. * datasheet for the SystemACE chip. The CONFIG_SYS_SYSTEMACE_BASE is defined
  48. * to be the base address for the chip, usually in the local
  49. * peripheral bus.
  50. */
  51. #if (CONFIG_SYS_SYSTEMACE_WIDTH == 8)
  52. #if !defined(__BIG_ENDIAN)
  53. #define ace_readw(off) ((readb(CONFIG_SYS_SYSTEMACE_BASE+off)<<8) | \
  54. (readb(CONFIG_SYS_SYSTEMACE_BASE+off+1)))
  55. #define ace_writew(val, off) {writeb(val>>8, CONFIG_SYS_SYSTEMACE_BASE+off); \
  56. writeb(val, CONFIG_SYS_SYSTEMACE_BASE+off+1);}
  57. #else
  58. #define ace_readw(off) ((readb(CONFIG_SYS_SYSTEMACE_BASE+off)) | \
  59. (readb(CONFIG_SYS_SYSTEMACE_BASE+off+1)<<8))
  60. #define ace_writew(val, off) {writeb(val, CONFIG_SYS_SYSTEMACE_BASE+off); \
  61. writeb(val>>8, CONFIG_SYS_SYSTEMACE_BASE+off+1);}
  62. #endif
  63. #else
  64. #define ace_readw(off) (in16(CONFIG_SYS_SYSTEMACE_BASE+off))
  65. #define ace_writew(val, off) (out16(CONFIG_SYS_SYSTEMACE_BASE+off,val))
  66. #endif
  67. /* */
  68. static unsigned long systemace_read(int dev, unsigned long start,
  69. unsigned long blkcnt, void *buffer);
  70. static block_dev_desc_t systemace_dev = { 0 };
  71. static int get_cf_lock(void)
  72. {
  73. int retry = 10;
  74. /* CONTROLREG = LOCKREG */
  75. unsigned val = ace_readw(0x18);
  76. val |= 0x0002;
  77. ace_writew((val & 0xffff), 0x18);
  78. /* Wait for MPULOCK in STATUSREG[15:0] */
  79. while (!(ace_readw(0x04) & 0x0002)) {
  80. if (retry < 0)
  81. return -1;
  82. udelay(100000);
  83. retry -= 1;
  84. }
  85. return 0;
  86. }
  87. static void release_cf_lock(void)
  88. {
  89. unsigned val = ace_readw(0x18);
  90. val &= ~(0x0002);
  91. ace_writew((val & 0xffff), 0x18);
  92. }
  93. block_dev_desc_t *systemace_get_dev(int dev)
  94. {
  95. /* The first time through this, the systemace_dev object is
  96. not yet initialized. In that case, fill it in. */
  97. if (systemace_dev.blksz == 0) {
  98. systemace_dev.if_type = IF_TYPE_UNKNOWN;
  99. systemace_dev.dev = 0;
  100. systemace_dev.part_type = PART_TYPE_UNKNOWN;
  101. systemace_dev.type = DEV_TYPE_HARDDISK;
  102. systemace_dev.blksz = 512;
  103. systemace_dev.removable = 1;
  104. systemace_dev.block_read = systemace_read;
  105. /*
  106. * Ensure the correct bus mode (8/16 bits) gets enabled
  107. */
  108. ace_writew(CONFIG_SYS_SYSTEMACE_WIDTH == 8 ? 0 : 0x0001, 0);
  109. init_part(&systemace_dev);
  110. }
  111. return &systemace_dev;
  112. }
  113. /*
  114. * This function is called (by dereferencing the block_read pointer in
  115. * the dev_desc) to read blocks of data. The return value is the
  116. * number of blocks read. A zero return indicates an error.
  117. */
  118. static unsigned long systemace_read(int dev, unsigned long start,
  119. unsigned long blkcnt, void *buffer)
  120. {
  121. int retry;
  122. unsigned blk_countdown;
  123. unsigned char *dp = buffer;
  124. unsigned val;
  125. if (get_cf_lock() < 0) {
  126. unsigned status = ace_readw(0x04);
  127. /* If CFDETECT is false, card is missing. */
  128. if (!(status & 0x0010)) {
  129. printf("** CompactFlash card not present. **\n");
  130. return 0;
  131. }
  132. printf("**** ACE locked away from me (STATUSREG=%04x)\n",
  133. status);
  134. return 0;
  135. }
  136. #ifdef DEBUG_SYSTEMACE
  137. printf("... systemace read %lu sectors at %lu\n", blkcnt, start);
  138. #endif
  139. retry = 2000;
  140. for (;;) {
  141. val = ace_readw(0x04);
  142. /* If CFDETECT is false, card is missing. */
  143. if (!(val & 0x0010)) {
  144. printf("**** ACE CompactFlash not found.\n");
  145. release_cf_lock();
  146. return 0;
  147. }
  148. /* If RDYFORCMD, then we are ready to go. */
  149. if (val & 0x0100)
  150. break;
  151. if (retry < 0) {
  152. printf("**** SystemACE not ready.\n");
  153. release_cf_lock();
  154. return 0;
  155. }
  156. udelay(1000);
  157. retry -= 1;
  158. }
  159. /* The SystemACE can only transfer 256 sectors at a time, so
  160. limit the current chunk of sectors. The blk_countdown
  161. variable is the number of sectors left to transfer. */
  162. blk_countdown = blkcnt;
  163. while (blk_countdown > 0) {
  164. unsigned trans = blk_countdown;
  165. if (trans > 256)
  166. trans = 256;
  167. #ifdef DEBUG_SYSTEMACE
  168. printf("... transfer %lu sector in a chunk\n", trans);
  169. #endif
  170. /* Write LBA block address */
  171. ace_writew((start >> 0) & 0xffff, 0x10);
  172. ace_writew((start >> 16) & 0x0fff, 0x12);
  173. /* NOTE: in the Write Sector count below, a count of 0
  174. causes a transfer of 256, so &0xff gives the right
  175. value for whatever transfer count we want. */
  176. /* Write sector count | ReadMemCardData. */
  177. ace_writew((trans & 0xff) | 0x0300, 0x14);
  178. /*
  179. * For FPGA configuration via SystemACE is reset unacceptable
  180. * CFGDONE bit in STATUSREG is not set to 1.
  181. */
  182. #ifndef SYSTEMACE_CONFIG_FPGA
  183. /* Reset the configruation controller */
  184. val = ace_readw(0x18);
  185. val |= 0x0080;
  186. ace_writew(val, 0x18);
  187. #endif
  188. retry = trans * 16;
  189. while (retry > 0) {
  190. int idx;
  191. /* Wait for buffer to become ready. */
  192. while (!(ace_readw(0x04) & 0x0020)) {
  193. udelay(100);
  194. }
  195. /* Read 16 words of 2bytes from the sector buffer. */
  196. for (idx = 0; idx < 16; idx += 1) {
  197. unsigned short val = ace_readw(0x40);
  198. *dp++ = val & 0xff;
  199. *dp++ = (val >> 8) & 0xff;
  200. }
  201. retry -= 1;
  202. }
  203. /* Clear the configruation controller reset */
  204. val = ace_readw(0x18);
  205. val &= ~0x0080;
  206. ace_writew(val, 0x18);
  207. /* Count the blocks we transfer this time. */
  208. start += trans;
  209. blk_countdown -= trans;
  210. }
  211. release_cf_lock();
  212. return blkcnt;
  213. }