ahci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved.
  3. * Author: Jason Jin<Jason.jin@freescale.com>
  4. * Zhang Wei<wei.zhang@freescale.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. *
  24. * with the reference on libata and ahci drvier in kernel
  25. *
  26. */
  27. #include <common.h>
  28. #include <command.h>
  29. #include <pci.h>
  30. #include <asm/processor.h>
  31. #include <asm/errno.h>
  32. #include <asm/io.h>
  33. #include <malloc.h>
  34. #include <scsi.h>
  35. #include <ata.h>
  36. #include <linux/ctype.h>
  37. #include <ahci.h>
  38. struct ahci_probe_ent *probe_ent = NULL;
  39. hd_driveid_t *ataid[AHCI_MAX_PORTS];
  40. #define writel_with_flush(a,b) do { writel(a,b); readl(b); } while (0)
  41. static inline u32 ahci_port_base(u32 base, u32 port)
  42. {
  43. return base + 0x100 + (port * 0x80);
  44. }
  45. static void ahci_setup_port(struct ahci_ioports *port, unsigned long base,
  46. unsigned int port_idx)
  47. {
  48. base = ahci_port_base(base, port_idx);
  49. port->cmd_addr = base;
  50. port->scr_addr = base + PORT_SCR;
  51. }
  52. #define msleep(a) udelay(a * 1000)
  53. #define ssleep(a) msleep(a * 1000)
  54. static int waiting_for_cmd_completed(volatile u8 *offset,
  55. int timeout_msec,
  56. u32 sign)
  57. {
  58. int i;
  59. u32 status;
  60. for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)
  61. msleep(1);
  62. return (i < timeout_msec) ? 0 : -1;
  63. }
  64. static int ahci_host_init(struct ahci_probe_ent *probe_ent)
  65. {
  66. pci_dev_t pdev = probe_ent->dev;
  67. volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
  68. u32 tmp, cap_save;
  69. u16 tmp16;
  70. int i, j;
  71. volatile u8 *port_mmio;
  72. unsigned short vendor;
  73. cap_save = readl(mmio + HOST_CAP);
  74. cap_save &= ((1 << 28) | (1 << 17));
  75. cap_save |= (1 << 27);
  76. /* global controller reset */
  77. tmp = readl(mmio + HOST_CTL);
  78. if ((tmp & HOST_RESET) == 0)
  79. writel_with_flush(tmp | HOST_RESET, mmio + HOST_CTL);
  80. /* reset must complete within 1 second, or
  81. * the hardware should be considered fried.
  82. */
  83. ssleep(1);
  84. tmp = readl(mmio + HOST_CTL);
  85. if (tmp & HOST_RESET) {
  86. debug("controller reset failed (0x%x)\n", tmp);
  87. return -1;
  88. }
  89. writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);
  90. writel(cap_save, mmio + HOST_CAP);
  91. writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);
  92. pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
  93. if (vendor == PCI_VENDOR_ID_INTEL) {
  94. u16 tmp16;
  95. pci_read_config_word(pdev, 0x92, &tmp16);
  96. tmp16 |= 0xf;
  97. pci_write_config_word(pdev, 0x92, tmp16);
  98. }
  99. probe_ent->cap = readl(mmio + HOST_CAP);
  100. probe_ent->port_map = readl(mmio + HOST_PORTS_IMPL);
  101. probe_ent->n_ports = (probe_ent->cap & 0x1f) + 1;
  102. debug("cap 0x%x port_map 0x%x n_ports %d\n",
  103. probe_ent->cap, probe_ent->port_map, probe_ent->n_ports);
  104. for (i = 0; i < probe_ent->n_ports; i++) {
  105. probe_ent->port[i].port_mmio = ahci_port_base((u32) mmio, i);
  106. port_mmio = (u8 *) probe_ent->port[i].port_mmio;
  107. ahci_setup_port(&probe_ent->port[i], (unsigned long)mmio, i);
  108. /* make sure port is not active */
  109. tmp = readl(port_mmio + PORT_CMD);
  110. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  111. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  112. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  113. PORT_CMD_FIS_RX | PORT_CMD_START);
  114. writel_with_flush(tmp, port_mmio + PORT_CMD);
  115. /* spec says 500 msecs for each bit, so
  116. * this is slightly incorrect.
  117. */
  118. msleep(500);
  119. }
  120. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  121. j = 0;
  122. while (j < 100) {
  123. msleep(10);
  124. tmp = readl(port_mmio + PORT_SCR_STAT);
  125. if ((tmp & 0xf) == 0x3)
  126. break;
  127. j++;
  128. }
  129. tmp = readl(port_mmio + PORT_SCR_ERR);
  130. debug("PORT_SCR_ERR 0x%x\n", tmp);
  131. writel(tmp, port_mmio + PORT_SCR_ERR);
  132. /* ack any pending irq events for this port */
  133. tmp = readl(port_mmio + PORT_IRQ_STAT);
  134. debug("PORT_IRQ_STAT 0x%x\n", tmp);
  135. if (tmp)
  136. writel(tmp, port_mmio + PORT_IRQ_STAT);
  137. writel(1 << i, mmio + HOST_IRQ_STAT);
  138. /* set irq mask (enables interrupts) */
  139. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  140. /*register linkup ports */
  141. tmp = readl(port_mmio + PORT_SCR_STAT);
  142. debug("Port %d status: 0x%x\n", i, tmp);
  143. if ((tmp & 0xf) == 0x03)
  144. probe_ent->link_port_map |= (0x01 << i);
  145. }
  146. tmp = readl(mmio + HOST_CTL);
  147. debug("HOST_CTL 0x%x\n", tmp);
  148. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  149. tmp = readl(mmio + HOST_CTL);
  150. debug("HOST_CTL 0x%x\n", tmp);
  151. pci_read_config_word(pdev, PCI_COMMAND, &tmp16);
  152. tmp |= PCI_COMMAND_MASTER;
  153. pci_write_config_word(pdev, PCI_COMMAND, tmp16);
  154. return 0;
  155. }
  156. static void ahci_print_info(struct ahci_probe_ent *probe_ent)
  157. {
  158. pci_dev_t pdev = probe_ent->dev;
  159. volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;
  160. u32 vers, cap, impl, speed;
  161. const char *speed_s;
  162. u16 cc;
  163. const char *scc_s;
  164. vers = readl(mmio + HOST_VERSION);
  165. cap = probe_ent->cap;
  166. impl = probe_ent->port_map;
  167. speed = (cap >> 20) & 0xf;
  168. if (speed == 1)
  169. speed_s = "1.5";
  170. else if (speed == 2)
  171. speed_s = "3";
  172. else
  173. speed_s = "?";
  174. pci_read_config_word(pdev, 0x0a, &cc);
  175. if (cc == 0x0101)
  176. scc_s = "IDE";
  177. else if (cc == 0x0106)
  178. scc_s = "SATA";
  179. else if (cc == 0x0104)
  180. scc_s = "RAID";
  181. else
  182. scc_s = "unknown";
  183. printf("AHCI %02x%02x.%02x%02x "
  184. "%u slots %u ports %s Gbps 0x%x impl %s mode\n",
  185. (vers >> 24) & 0xff,
  186. (vers >> 16) & 0xff,
  187. (vers >> 8) & 0xff,
  188. vers & 0xff,
  189. ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);
  190. printf("flags: "
  191. "%s%s%s%s%s%s"
  192. "%s%s%s%s%s%s%s\n",
  193. cap & (1 << 31) ? "64bit " : "",
  194. cap & (1 << 30) ? "ncq " : "",
  195. cap & (1 << 28) ? "ilck " : "",
  196. cap & (1 << 27) ? "stag " : "",
  197. cap & (1 << 26) ? "pm " : "",
  198. cap & (1 << 25) ? "led " : "",
  199. cap & (1 << 24) ? "clo " : "",
  200. cap & (1 << 19) ? "nz " : "",
  201. cap & (1 << 18) ? "only " : "",
  202. cap & (1 << 17) ? "pmp " : "",
  203. cap & (1 << 15) ? "pio " : "",
  204. cap & (1 << 14) ? "slum " : "",
  205. cap & (1 << 13) ? "part " : "");
  206. }
  207. static int ahci_init_one(pci_dev_t pdev)
  208. {
  209. u16 vendor;
  210. int rc;
  211. memset((void *)ataid, 0, sizeof(hd_driveid_t *) * AHCI_MAX_PORTS);
  212. probe_ent = malloc(sizeof(struct ahci_probe_ent));
  213. memset(probe_ent, 0, sizeof(struct ahci_probe_ent));
  214. probe_ent->dev = pdev;
  215. probe_ent->host_flags = ATA_FLAG_SATA
  216. | ATA_FLAG_NO_LEGACY
  217. | ATA_FLAG_MMIO
  218. | ATA_FLAG_PIO_DMA
  219. | ATA_FLAG_NO_ATAPI;
  220. probe_ent->pio_mask = 0x1f;
  221. probe_ent->udma_mask = 0x7f; /*Fixme,assume to support UDMA6 */
  222. probe_ent->mmio_base = (u32)pci_map_bar(pdev, AHCI_PCI_BAR,
  223. PCI_REGION_MEM);
  224. /* Take from kernel:
  225. * JMicron-specific fixup:
  226. * make sure we're in AHCI mode
  227. */
  228. pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);
  229. if (vendor == 0x197b)
  230. pci_write_config_byte(pdev, 0x41, 0xa1);
  231. /* initialize adapter */
  232. rc = ahci_host_init(probe_ent);
  233. if (rc)
  234. goto err_out;
  235. ahci_print_info(probe_ent);
  236. return 0;
  237. err_out:
  238. return rc;
  239. }
  240. #define MAX_DATA_BYTE_COUNT (4*1024*1024)
  241. static int ahci_fill_sg(u8 port, unsigned char *buf, int buf_len)
  242. {
  243. struct ahci_ioports *pp = &(probe_ent->port[port]);
  244. struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;
  245. u32 sg_count;
  246. int i;
  247. sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;
  248. if (sg_count > AHCI_MAX_SG) {
  249. printf("Error:Too much sg!\n");
  250. return -1;
  251. }
  252. for (i = 0; i < sg_count; i++) {
  253. ahci_sg->addr =
  254. cpu_to_le32((u32) buf + i * MAX_DATA_BYTE_COUNT);
  255. ahci_sg->addr_hi = 0;
  256. ahci_sg->flags_size = cpu_to_le32(0x3fffff &
  257. (buf_len < MAX_DATA_BYTE_COUNT
  258. ? (buf_len - 1)
  259. : (MAX_DATA_BYTE_COUNT - 1)));
  260. ahci_sg++;
  261. buf_len -= MAX_DATA_BYTE_COUNT;
  262. }
  263. return sg_count;
  264. }
  265. static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts)
  266. {
  267. pp->cmd_slot->opts = cpu_to_le32(opts);
  268. pp->cmd_slot->status = 0;
  269. pp->cmd_slot->tbl_addr = cpu_to_le32(pp->cmd_tbl & 0xffffffff);
  270. pp->cmd_slot->tbl_addr_hi = 0;
  271. }
  272. static void ahci_set_feature(u8 port)
  273. {
  274. struct ahci_ioports *pp = &(probe_ent->port[port]);
  275. volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
  276. u32 cmd_fis_len = 5; /* five dwords */
  277. u8 fis[20];
  278. /*set feature */
  279. memset(fis, 0, 20);
  280. fis[0] = 0x27;
  281. fis[1] = 1 << 7;
  282. fis[2] = ATA_CMD_SETF;
  283. fis[3] = SETFEATURES_XFER;
  284. fis[12] = __ilog2(probe_ent->udma_mask + 1) + 0x40 - 0x01;
  285. memcpy((unsigned char *)pp->cmd_tbl, fis, 20);
  286. ahci_fill_cmd_slot(pp, cmd_fis_len);
  287. writel(1, port_mmio + PORT_CMD_ISSUE);
  288. readl(port_mmio + PORT_CMD_ISSUE);
  289. if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE, 150, 0x1)) {
  290. printf("set feature error!\n");
  291. }
  292. }
  293. static int ahci_port_start(u8 port)
  294. {
  295. struct ahci_ioports *pp = &(probe_ent->port[port]);
  296. volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
  297. u32 port_status;
  298. u32 mem;
  299. debug("Enter start port: %d\n", port);
  300. port_status = readl(port_mmio + PORT_SCR_STAT);
  301. debug("Port %d status: %x\n", port, port_status);
  302. if ((port_status & 0xf) != 0x03) {
  303. printf("No Link on this port!\n");
  304. return -1;
  305. }
  306. mem = (u32) malloc(AHCI_PORT_PRIV_DMA_SZ + 2048);
  307. if (!mem) {
  308. free(pp);
  309. printf("No mem for table!\n");
  310. return -ENOMEM;
  311. }
  312. mem = (mem + 0x800) & (~0x7ff); /* Aligned to 2048-bytes */
  313. memset((u8 *) mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  314. /*
  315. * First item in chunk of DMA memory: 32-slot command table,
  316. * 32 bytes each in size
  317. */
  318. pp->cmd_slot = (struct ahci_cmd_hdr *)mem;
  319. debug("cmd_slot = 0x%x\n", pp->cmd_slot);
  320. mem += (AHCI_CMD_SLOT_SZ + 224);
  321. /*
  322. * Second item: Received-FIS area
  323. */
  324. pp->rx_fis = mem;
  325. mem += AHCI_RX_FIS_SZ;
  326. /*
  327. * Third item: data area for storing a single command
  328. * and its scatter-gather table
  329. */
  330. pp->cmd_tbl = mem;
  331. debug("cmd_tbl_dma = 0x%x\n", pp->cmd_tbl);
  332. mem += AHCI_CMD_TBL_HDR;
  333. pp->cmd_tbl_sg = (struct ahci_sg *)mem;
  334. writel_with_flush((u32) pp->cmd_slot, port_mmio + PORT_LST_ADDR);
  335. writel_with_flush(pp->rx_fis, port_mmio + PORT_FIS_ADDR);
  336. writel_with_flush(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  337. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  338. PORT_CMD_START, port_mmio + PORT_CMD);
  339. debug("Exit start port %d\n", port);
  340. return 0;
  341. }
  342. static int get_ahci_device_data(u8 port, u8 *fis, int fis_len, u8 *buf,
  343. int buf_len)
  344. {
  345. struct ahci_ioports *pp = &(probe_ent->port[port]);
  346. volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;
  347. u32 opts;
  348. u32 port_status;
  349. int sg_count;
  350. debug("Enter get_ahci_device_data: for port %d\n", port);
  351. if (port > probe_ent->n_ports) {
  352. printf("Invaild port number %d\n", port);
  353. return -1;
  354. }
  355. port_status = readl(port_mmio + PORT_SCR_STAT);
  356. if ((port_status & 0xf) != 0x03) {
  357. debug("No Link on port %d!\n", port);
  358. return -1;
  359. }
  360. memcpy((unsigned char *)pp->cmd_tbl, fis, fis_len);
  361. sg_count = ahci_fill_sg(port, buf, buf_len);
  362. opts = (fis_len >> 2) | (sg_count << 16);
  363. ahci_fill_cmd_slot(pp, opts);
  364. writel_with_flush(1, port_mmio + PORT_CMD_ISSUE);
  365. if (waiting_for_cmd_completed(port_mmio + PORT_CMD_ISSUE, 150, 0x1)) {
  366. printf("timeout exit!\n");
  367. return -1;
  368. }
  369. debug("get_ahci_device_data: %d byte transferred.\n",
  370. pp->cmd_slot->status);
  371. return 0;
  372. }
  373. static char *ata_id_strcpy(u16 *target, u16 *src, int len)
  374. {
  375. int i;
  376. for (i = 0; i < len / 2; i++)
  377. target[i] = le16_to_cpu(src[i]);
  378. return (char *)target;
  379. }
  380. static void dump_ataid(hd_driveid_t *ataid)
  381. {
  382. debug("(49)ataid->capability = 0x%x\n", ataid->capability);
  383. debug("(53)ataid->field_valid =0x%x\n", ataid->field_valid);
  384. debug("(63)ataid->dma_mword = 0x%x\n", ataid->dma_mword);
  385. debug("(64)ataid->eide_pio_modes = 0x%x\n", ataid->eide_pio_modes);
  386. debug("(75)ataid->queue_depth = 0x%x\n", ataid->queue_depth);
  387. debug("(80)ataid->major_rev_num = 0x%x\n", ataid->major_rev_num);
  388. debug("(81)ataid->minor_rev_num = 0x%x\n", ataid->minor_rev_num);
  389. debug("(82)ataid->command_set_1 = 0x%x\n", ataid->command_set_1);
  390. debug("(83)ataid->command_set_2 = 0x%x\n", ataid->command_set_2);
  391. debug("(84)ataid->cfsse = 0x%x\n", ataid->cfsse);
  392. debug("(85)ataid->cfs_enable_1 = 0x%x\n", ataid->cfs_enable_1);
  393. debug("(86)ataid->cfs_enable_2 = 0x%x\n", ataid->cfs_enable_2);
  394. debug("(87)ataid->csf_default = 0x%x\n", ataid->csf_default);
  395. debug("(88)ataid->dma_ultra = 0x%x\n", ataid->dma_ultra);
  396. debug("(93)ataid->hw_config = 0x%x\n", ataid->hw_config);
  397. }
  398. /*
  399. * SCSI INQUIRY command operation.
  400. */
  401. static int ata_scsiop_inquiry(ccb *pccb)
  402. {
  403. u8 hdr[] = {
  404. 0,
  405. 0,
  406. 0x5, /* claim SPC-3 version compatibility */
  407. 2,
  408. 95 - 4,
  409. };
  410. u8 fis[20];
  411. u8 *tmpid;
  412. u8 port;
  413. /* Clean ccb data buffer */
  414. memset(pccb->pdata, 0, pccb->datalen);
  415. memcpy(pccb->pdata, hdr, sizeof(hdr));
  416. if (pccb->datalen <= 35)
  417. return 0;
  418. memset(fis, 0, 20);
  419. /* Construct the FIS */
  420. fis[0] = 0x27; /* Host to device FIS. */
  421. fis[1] = 1 << 7; /* Command FIS. */
  422. fis[2] = ATA_CMD_IDENT; /* Command byte. */
  423. /* Read id from sata */
  424. port = pccb->target;
  425. if (!(tmpid = malloc(sizeof(hd_driveid_t))))
  426. return -ENOMEM;
  427. if (get_ahci_device_data(port, (u8 *) & fis, 20,
  428. tmpid, sizeof(hd_driveid_t))) {
  429. debug("scsi_ahci: SCSI inquiry command failure.\n");
  430. return -EIO;
  431. }
  432. if (ataid[port])
  433. free(ataid[port]);
  434. ataid[port] = (hd_driveid_t *) tmpid;
  435. memcpy(&pccb->pdata[8], "ATA ", 8);
  436. ata_id_strcpy((u16 *) &pccb->pdata[16], (u16 *)ataid[port]->model, 16);
  437. ata_id_strcpy((u16 *) &pccb->pdata[32], (u16 *)ataid[port]->fw_rev, 4);
  438. dump_ataid(ataid[port]);
  439. return 0;
  440. }
  441. /*
  442. * SCSI READ10 command operation.
  443. */
  444. static int ata_scsiop_read10(ccb * pccb)
  445. {
  446. u64 lba = 0;
  447. u32 len = 0;
  448. u8 fis[20];
  449. lba = (((u64) pccb->cmd[2]) << 24) | (((u64) pccb->cmd[3]) << 16)
  450. | (((u64) pccb->cmd[4]) << 8) | ((u64) pccb->cmd[5]);
  451. len = (((u32) pccb->cmd[7]) << 8) | ((u32) pccb->cmd[8]);
  452. /* For 10-byte and 16-byte SCSI R/W commands, transfer
  453. * length 0 means transfer 0 block of data.
  454. * However, for ATA R/W commands, sector count 0 means
  455. * 256 or 65536 sectors, not 0 sectors as in SCSI.
  456. *
  457. * WARNING: one or two older ATA drives treat 0 as 0...
  458. */
  459. if (!len)
  460. return 0;
  461. memset(fis, 0, 20);
  462. /* Construct the FIS */
  463. fis[0] = 0x27; /* Host to device FIS. */
  464. fis[1] = 1 << 7; /* Command FIS. */
  465. fis[2] = ATA_CMD_RD_DMA; /* Command byte. */
  466. /* LBA address, only support LBA28 in this driver */
  467. fis[4] = pccb->cmd[5];
  468. fis[5] = pccb->cmd[4];
  469. fis[6] = pccb->cmd[3];
  470. fis[7] = (pccb->cmd[2] & 0x0f) | 0xe0;
  471. /* Sector Count */
  472. fis[12] = pccb->cmd[8];
  473. fis[13] = pccb->cmd[7];
  474. /* Read from ahci */
  475. if (get_ahci_device_data(pccb->target, (u8 *) & fis, 20,
  476. pccb->pdata, pccb->datalen)) {
  477. debug("scsi_ahci: SCSI READ10 command failure.\n");
  478. return -EIO;
  479. }
  480. return 0;
  481. }
  482. /*
  483. * SCSI READ CAPACITY10 command operation.
  484. */
  485. static int ata_scsiop_read_capacity10(ccb *pccb)
  486. {
  487. u8 buf[8];
  488. if (!ataid[pccb->target]) {
  489. printf("scsi_ahci: SCSI READ CAPACITY10 command failure. "
  490. "\tNo ATA info!\n"
  491. "\tPlease run SCSI commmand INQUIRY firstly!\n");
  492. return -EPERM;
  493. }
  494. memset(buf, 0, 8);
  495. *(u32 *) buf = le32_to_cpu(ataid[pccb->target]->lba_capacity);
  496. buf[6] = 512 >> 8;
  497. buf[7] = 512 & 0xff;
  498. memcpy(pccb->pdata, buf, 8);
  499. return 0;
  500. }
  501. /*
  502. * SCSI TEST UNIT READY command operation.
  503. */
  504. static int ata_scsiop_test_unit_ready(ccb *pccb)
  505. {
  506. return (ataid[pccb->target]) ? 0 : -EPERM;
  507. }
  508. int scsi_exec(ccb *pccb)
  509. {
  510. int ret;
  511. switch (pccb->cmd[0]) {
  512. case SCSI_READ10:
  513. ret = ata_scsiop_read10(pccb);
  514. break;
  515. case SCSI_RD_CAPAC:
  516. ret = ata_scsiop_read_capacity10(pccb);
  517. break;
  518. case SCSI_TST_U_RDY:
  519. ret = ata_scsiop_test_unit_ready(pccb);
  520. break;
  521. case SCSI_INQUIRY:
  522. ret = ata_scsiop_inquiry(pccb);
  523. break;
  524. default:
  525. printf("Unsupport SCSI command 0x%02x\n", pccb->cmd[0]);
  526. return FALSE;
  527. }
  528. if (ret) {
  529. debug("SCSI command 0x%02x ret errno %d\n", pccb->cmd[0], ret);
  530. return FALSE;
  531. }
  532. return TRUE;
  533. }
  534. void scsi_low_level_init(int busdevfunc)
  535. {
  536. int i;
  537. u32 linkmap;
  538. ahci_init_one(busdevfunc);
  539. linkmap = probe_ent->link_port_map;
  540. for (i = 0; i < CONFIG_SYS_SCSI_MAX_SCSI_ID; i++) {
  541. if (((linkmap >> i) & 0x01)) {
  542. if (ahci_port_start((u8) i)) {
  543. printf("Can not start port %d\n", i);
  544. continue;
  545. }
  546. ahci_set_feature((u8) i);
  547. }
  548. }
  549. }
  550. void scsi_bus_reset(void)
  551. {
  552. /*Not implement*/
  553. }
  554. void scsi_print_error(ccb * pccb)
  555. {
  556. /*The ahci error info can be read in the ahci driver*/
  557. }