traps.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * linux/arch/ppc/kernel/traps.c
  3. *
  4. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  5. *
  6. * Modified by Cort Dougan (cort@cs.nmt.edu)
  7. * and Paul Mackerras (paulus@cs.anu.edu.au)
  8. *
  9. * (C) Copyright 2000
  10. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. /*
  31. * This file handles the architecture-dependent parts of hardware exceptions
  32. */
  33. #include <common.h>
  34. #include <command.h>
  35. #include <asm/processor.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #if defined(CONFIG_CMD_KGDB)
  38. int (*debugger_exception_handler)(struct pt_regs *) = 0;
  39. #endif
  40. /* Returns 0 if exception not found and fixup otherwise. */
  41. extern unsigned long search_exception_table(unsigned long);
  42. /* THIS NEEDS CHANGING to use the board info structure.
  43. */
  44. #define END_OF_MEM (gd->bd->bi_memstart + gd->bd->bi_memsize)
  45. static __inline__ void set_tsr(unsigned long val)
  46. {
  47. #if defined(CONFIG_440)
  48. asm volatile("mtspr 0x150, %0" : : "r" (val));
  49. #else
  50. asm volatile("mttsr %0" : : "r" (val));
  51. #endif
  52. }
  53. static __inline__ unsigned long get_esr(void)
  54. {
  55. unsigned long val;
  56. #if defined(CONFIG_440)
  57. asm volatile("mfspr %0, 0x03e" : "=r" (val) :);
  58. #else
  59. asm volatile("mfesr %0" : "=r" (val) :);
  60. #endif
  61. return val;
  62. }
  63. #define ESR_MCI 0x80000000
  64. #define ESR_PIL 0x08000000
  65. #define ESR_PPR 0x04000000
  66. #define ESR_PTR 0x02000000
  67. #define ESR_DST 0x00800000
  68. #define ESR_DIZ 0x00400000
  69. #define ESR_U0F 0x00008000
  70. #if defined(CONFIG_CMD_BEDBUG)
  71. extern void do_bedbug_breakpoint(struct pt_regs *);
  72. #endif
  73. /*
  74. * Trap & Exception support
  75. */
  76. void
  77. print_backtrace(unsigned long *sp)
  78. {
  79. int cnt = 0;
  80. unsigned long i;
  81. printf("Call backtrace: ");
  82. while (sp) {
  83. if ((uint)sp > END_OF_MEM)
  84. break;
  85. i = sp[1];
  86. if (cnt++ % 7 == 0)
  87. printf("\n");
  88. printf("%08lX ", i);
  89. if (cnt > 32) break;
  90. sp = (unsigned long *)*sp;
  91. }
  92. printf("\n");
  93. }
  94. void show_regs(struct pt_regs * regs)
  95. {
  96. int i;
  97. printf("NIP: %08lX XER: %08lX LR: %08lX REGS: %p TRAP: %04lx DEAR: %08lX\n",
  98. regs->nip, regs->xer, regs->link, regs, regs->trap, regs->dar);
  99. printf("MSR: %08lx EE: %01x PR: %01x FP: %01x ME: %01x IR/DR: %01x%01x\n",
  100. regs->msr, regs->msr&MSR_EE ? 1 : 0, regs->msr&MSR_PR ? 1 : 0,
  101. regs->msr & MSR_FP ? 1 : 0,regs->msr&MSR_ME ? 1 : 0,
  102. regs->msr&MSR_IR ? 1 : 0,
  103. regs->msr&MSR_DR ? 1 : 0);
  104. printf("\n");
  105. for (i = 0; i < 32; i++) {
  106. if ((i % 8) == 0) {
  107. printf("GPR%02d: ", i);
  108. }
  109. printf("%08lX ", regs->gpr[i]);
  110. if ((i % 8) == 7) {
  111. printf("\n");
  112. }
  113. }
  114. }
  115. void
  116. _exception(int signr, struct pt_regs *regs)
  117. {
  118. show_regs(regs);
  119. print_backtrace((unsigned long *)regs->gpr[1]);
  120. panic("Exception");
  121. }
  122. void
  123. MachineCheckException(struct pt_regs *regs)
  124. {
  125. unsigned long fixup, val;
  126. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  127. u32 value2;
  128. int corr_ecc = 0;
  129. int uncorr_ecc = 0;
  130. #endif
  131. if ((fixup = search_exception_table(regs->nip)) != 0) {
  132. regs->nip = fixup;
  133. val = mfspr(MCSR);
  134. /* Clear MCSR */
  135. mtspr(SPRN_MCSR, val);
  136. return;
  137. }
  138. #if defined(CONFIG_CMD_KGDB)
  139. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  140. return;
  141. #endif
  142. printf("Machine Check Exception.\n");
  143. printf("Caused by (from msr): ");
  144. printf("regs %p ", regs);
  145. val = get_esr();
  146. #if !defined(CONFIG_440) && !defined(CONFIG_405EX)
  147. if (val& ESR_IMCP) {
  148. printf("Instruction");
  149. mtspr(ESR, val & ~ESR_IMCP);
  150. } else {
  151. printf("Data");
  152. }
  153. printf(" machine check.\n");
  154. #elif defined(CONFIG_440) || defined(CONFIG_405EX)
  155. if (val& ESR_IMCP){
  156. printf("Instruction Synchronous Machine Check exception\n");
  157. mtspr(SPRN_ESR, val & ~ESR_IMCP);
  158. } else {
  159. val = mfspr(MCSR);
  160. if (val & MCSR_IB)
  161. printf("Instruction Read PLB Error\n");
  162. #if defined(CONFIG_440)
  163. if (val & MCSR_DRB)
  164. printf("Data Read PLB Error\n");
  165. if (val & MCSR_DWB)
  166. printf("Data Write PLB Error\n");
  167. #else
  168. if (val & MCSR_DB)
  169. printf("Data PLB Error\n");
  170. #endif
  171. if (val & MCSR_TLBP)
  172. printf("TLB Parity Error\n");
  173. if (val & MCSR_ICP){
  174. /*flush_instruction_cache(); */
  175. printf("I-Cache Parity Error\n");
  176. }
  177. if (val & MCSR_DCSP)
  178. printf("D-Cache Search Parity Error\n");
  179. if (val & MCSR_DCFP)
  180. printf("D-Cache Flush Parity Error\n");
  181. if (val & MCSR_IMPE)
  182. printf("Machine Check exception is imprecise\n");
  183. /* Clear MCSR */
  184. mtspr(SPRN_MCSR, val);
  185. }
  186. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  187. mfsdram(DDR0_00, val) ;
  188. printf("DDR0: DDR0_00 %lx\n", val);
  189. val = (val >> 16) & 0xff;
  190. if (val & 0x80)
  191. printf("DDR0: At least one interrupt active\n");
  192. if (val & 0x40)
  193. printf("DDR0: DRAM initialization complete.\n");
  194. if (val & 0x20) {
  195. printf("DDR0: Multiple uncorrectable ECC events.\n");
  196. uncorr_ecc = 1;
  197. }
  198. if (val & 0x10) {
  199. printf("DDR0: Single uncorrectable ECC event.\n");
  200. uncorr_ecc = 1;
  201. }
  202. if (val & 0x08) {
  203. printf("DDR0: Multiple correctable ECC events.\n");
  204. corr_ecc = 1;
  205. }
  206. if (val & 0x04) {
  207. printf("DDR0: Single correctable ECC event.\n");
  208. corr_ecc = 1;
  209. }
  210. if (val & 0x02)
  211. printf("Multiple accesses outside the defined"
  212. " physical memory space detected\n");
  213. if (val & 0x01)
  214. printf("DDR0: Single access outside the defined"
  215. " physical memory space detected.\n");
  216. mfsdram(DDR0_01, val);
  217. val = (val >> 8) & 0x7;
  218. switch (val ) {
  219. case 0:
  220. printf("DDR0: Write Out-of-Range command\n");
  221. break;
  222. case 1:
  223. printf("DDR0: Read Out-of-Range command\n");
  224. break;
  225. case 2:
  226. printf("DDR0: Masked write Out-of-Range command\n");
  227. break;
  228. case 4:
  229. printf("DDR0: Wrap write Out-of-Range command\n");
  230. break;
  231. case 5:
  232. printf("DDR0: Wrap read Out-of-Range command\n");
  233. break;
  234. default:
  235. mfsdram(DDR0_01, value2);
  236. printf("DDR0: No DDR0 error know 0x%lx %x\n", val, value2);
  237. }
  238. mfsdram(DDR0_23, val);
  239. if (((val >> 16) & 0xff) && corr_ecc)
  240. printf("DDR0: Syndrome for correctable ECC event 0x%lx\n",
  241. (val >> 16) & 0xff);
  242. mfsdram(DDR0_23, val);
  243. if (((val >> 8) & 0xff) && uncorr_ecc)
  244. printf("DDR0: Syndrome for uncorrectable ECC event 0x%lx\n",
  245. (val >> 8) & 0xff);
  246. mfsdram(DDR0_33, val);
  247. if (val)
  248. printf("DDR0: Address of command that caused an "
  249. "Out-of-Range interrupt %lx\n", val);
  250. mfsdram(DDR0_34, val);
  251. if (val && uncorr_ecc)
  252. printf("DDR0: Address of uncorrectable ECC event %lx\n", val);
  253. mfsdram(DDR0_35, val);
  254. if (val && uncorr_ecc)
  255. printf("DDR0: Address of uncorrectable ECC event %lx\n", val);
  256. mfsdram(DDR0_36, val);
  257. if (val && uncorr_ecc)
  258. printf("DDR0: Data of uncorrectable ECC event 0x%08lx\n", val);
  259. mfsdram(DDR0_37, val);
  260. if (val && uncorr_ecc)
  261. printf("DDR0: Data of uncorrectable ECC event 0x%08lx\n", val);
  262. mfsdram(DDR0_38, val);
  263. if (val && corr_ecc)
  264. printf("DDR0: Address of correctable ECC event %lx\n", val);
  265. mfsdram(DDR0_39, val);
  266. if (val && corr_ecc)
  267. printf("DDR0: Address of correctable ECC event %lx\n", val);
  268. mfsdram(DDR0_40, val);
  269. if (val && corr_ecc)
  270. printf("DDR0: Data of correctable ECC event 0x%08lx\n", val);
  271. mfsdram(DDR0_41, val);
  272. if (val && corr_ecc)
  273. printf("DDR0: Data of correctable ECC event 0x%08lx\n", val);
  274. #endif /* CONFIG_440EPX */
  275. #endif /* CONFIG_440 */
  276. show_regs(regs);
  277. print_backtrace((unsigned long *)regs->gpr[1]);
  278. panic("machine check");
  279. }
  280. void
  281. AlignmentException(struct pt_regs *regs)
  282. {
  283. #if defined(CONFIG_CMD_KGDB)
  284. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  285. return;
  286. #endif
  287. show_regs(regs);
  288. print_backtrace((unsigned long *)regs->gpr[1]);
  289. panic("Alignment Exception");
  290. }
  291. void
  292. ProgramCheckException(struct pt_regs *regs)
  293. {
  294. long esr_val;
  295. #if defined(CONFIG_CMD_KGDB)
  296. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  297. return;
  298. #endif
  299. show_regs(regs);
  300. esr_val = get_esr();
  301. if( esr_val & ESR_PIL )
  302. printf( "** Illegal Instruction **\n" );
  303. else if( esr_val & ESR_PPR )
  304. printf( "** Privileged Instruction **\n" );
  305. else if( esr_val & ESR_PTR )
  306. printf( "** Trap Instruction **\n" );
  307. print_backtrace((unsigned long *)regs->gpr[1]);
  308. panic("Program Check Exception");
  309. }
  310. void
  311. DecrementerPITException(struct pt_regs *regs)
  312. {
  313. /*
  314. * Reset PIT interrupt
  315. */
  316. set_tsr(0x08000000);
  317. /*
  318. * Call timer_interrupt routine in interrupts.c
  319. */
  320. timer_interrupt(NULL);
  321. }
  322. void
  323. UnknownException(struct pt_regs *regs)
  324. {
  325. #if defined(CONFIG_CMD_KGDB)
  326. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  327. return;
  328. #endif
  329. printf("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
  330. regs->nip, regs->msr, regs->trap);
  331. _exception(0, regs);
  332. }
  333. void
  334. DebugException(struct pt_regs *regs)
  335. {
  336. printf("Debugger trap at @ %lx\n", regs->nip );
  337. show_regs(regs);
  338. #if defined(CONFIG_CMD_BEDBUG)
  339. do_bedbug_breakpoint( regs );
  340. #endif
  341. }
  342. /* Probe an address by reading. If not present, return -1, otherwise
  343. * return 0.
  344. */
  345. int
  346. addr_probe(uint *addr)
  347. {
  348. #if 0
  349. int retval;
  350. __asm__ __volatile__( \
  351. "1: lwz %0,0(%1)\n" \
  352. " eieio\n" \
  353. " li %0,0\n" \
  354. "2:\n" \
  355. ".section .fixup,\"ax\"\n" \
  356. "3: li %0,-1\n" \
  357. " b 2b\n" \
  358. ".section __ex_table,\"a\"\n" \
  359. " .align 2\n" \
  360. " .long 1b,3b\n" \
  361. ".text" \
  362. : "=r" (retval) : "r"(addr));
  363. return (retval);
  364. #endif
  365. return 0;
  366. }