miiphy.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*-----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1995
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. |
  23. | File Name: miiphy.c
  24. |
  25. | Function: This module has utilities for accessing the MII PHY through
  26. | the EMAC3 macro.
  27. |
  28. | Author: Mark Wisner
  29. |
  30. +-----------------------------------------------------------------------------*/
  31. /* define DEBUG for debugging output (obviously ;-)) */
  32. #if 0
  33. #define DEBUG
  34. #endif
  35. #include <common.h>
  36. #include <asm/processor.h>
  37. #include <asm/io.h>
  38. #include <ppc_asm.tmpl>
  39. #include <commproc.h>
  40. #include <ppc4xx_enet.h>
  41. #include <405_mal.h>
  42. #include <miiphy.h>
  43. #if !defined(CONFIG_PHY_CLK_FREQ)
  44. #define CONFIG_PHY_CLK_FREQ 0
  45. #endif
  46. /***********************************************************/
  47. /* Dump out to the screen PHY regs */
  48. /***********************************************************/
  49. void miiphy_dump (char *devname, unsigned char addr)
  50. {
  51. unsigned long i;
  52. unsigned short data;
  53. for (i = 0; i < 0x1A; i++) {
  54. if (miiphy_read (devname, addr, i, &data)) {
  55. printf ("read error for reg %lx\n", i);
  56. return;
  57. }
  58. printf ("Phy reg %lx ==> %4x\n", i, data);
  59. /* jump to the next set of regs */
  60. if (i == 0x07)
  61. i = 0x0f;
  62. } /* end for loop */
  63. } /* end dump */
  64. /***********************************************************/
  65. /* (Re)start autonegotiation */
  66. /***********************************************************/
  67. int phy_setup_aneg (char *devname, unsigned char addr)
  68. {
  69. u16 bmcr;
  70. #if defined(CONFIG_PHY_DYNAMIC_ANEG)
  71. /*
  72. * Set up advertisement based on capablilities reported by the PHY.
  73. * This should work for both copper and fiber.
  74. */
  75. u16 bmsr;
  76. #if defined(CONFIG_PHY_GIGE)
  77. u16 exsr = 0x0000;
  78. #endif
  79. miiphy_read (devname, addr, PHY_BMSR, &bmsr);
  80. #if defined(CONFIG_PHY_GIGE)
  81. if (bmsr & PHY_BMSR_EXT_STAT)
  82. miiphy_read (devname, addr, PHY_EXSR, &exsr);
  83. if (exsr & (PHY_EXSR_1000XF | PHY_EXSR_1000XH)) {
  84. /* 1000BASE-X */
  85. u16 anar = 0x0000;
  86. if (exsr & PHY_EXSR_1000XF)
  87. anar |= PHY_X_ANLPAR_FD;
  88. if (exsr & PHY_EXSR_1000XH)
  89. anar |= PHY_X_ANLPAR_HD;
  90. miiphy_write (devname, addr, PHY_ANAR, anar);
  91. } else
  92. #endif
  93. {
  94. u16 anar, btcr;
  95. miiphy_read (devname, addr, PHY_ANAR, &anar);
  96. anar &= ~(0x5000 | PHY_ANLPAR_T4 | PHY_ANLPAR_TXFD |
  97. PHY_ANLPAR_TX | PHY_ANLPAR_10FD | PHY_ANLPAR_10);
  98. miiphy_read (devname, addr, PHY_1000BTCR, &btcr);
  99. btcr &= ~(0x00FF | PHY_1000BTCR_1000FD | PHY_1000BTCR_1000HD);
  100. if (bmsr & PHY_BMSR_100T4)
  101. anar |= PHY_ANLPAR_T4;
  102. if (bmsr & PHY_BMSR_100TXF)
  103. anar |= PHY_ANLPAR_TXFD;
  104. if (bmsr & PHY_BMSR_100TXH)
  105. anar |= PHY_ANLPAR_TX;
  106. if (bmsr & PHY_BMSR_10TF)
  107. anar |= PHY_ANLPAR_10FD;
  108. if (bmsr & PHY_BMSR_10TH)
  109. anar |= PHY_ANLPAR_10;
  110. miiphy_write (devname, addr, PHY_ANAR, anar);
  111. #if defined(CONFIG_PHY_GIGE)
  112. if (exsr & PHY_EXSR_1000TF)
  113. btcr |= PHY_1000BTCR_1000FD;
  114. if (exsr & PHY_EXSR_1000TH)
  115. btcr |= PHY_1000BTCR_1000HD;
  116. miiphy_write (devname, addr, PHY_1000BTCR, btcr);
  117. #endif
  118. }
  119. #else /* defined(CONFIG_PHY_DYNAMIC_ANEG) */
  120. /*
  121. * Set up standard advertisement
  122. */
  123. u16 adv;
  124. miiphy_read (devname, addr, PHY_ANAR, &adv);
  125. adv |= (PHY_ANLPAR_ACK | PHY_ANLPAR_TXFD | PHY_ANLPAR_TX |
  126. PHY_ANLPAR_10FD | PHY_ANLPAR_10);
  127. miiphy_write (devname, addr, PHY_ANAR, adv);
  128. miiphy_read (devname, addr, PHY_1000BTCR, &adv);
  129. adv |= (0x0300);
  130. miiphy_write (devname, addr, PHY_1000BTCR, adv);
  131. #endif /* defined(CONFIG_PHY_DYNAMIC_ANEG) */
  132. /* Start/Restart aneg */
  133. miiphy_read (devname, addr, PHY_BMCR, &bmcr);
  134. bmcr |= (PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
  135. miiphy_write (devname, addr, PHY_BMCR, bmcr);
  136. return 0;
  137. }
  138. /***********************************************************/
  139. /* read a phy reg and return the value with a rc */
  140. /***********************************************************/
  141. /* AMCC_TODO:
  142. * Find out of the choice for the emac for MDIO is from the bridges,
  143. * i.e. ZMII or RGMII as approporiate. If the bridges are not used
  144. * to determine the emac for MDIO, then is the SDR0_ETH_CFG[MDIO_SEL]
  145. * used? If so, then this routine below does not apply to the 460EX/GT.
  146. *
  147. * sr: Currently on 460EX only EMAC0 works with MDIO, so we always
  148. * return EMAC0 offset here
  149. * vg: For 460EX/460GT if internal GPCS PHY address is specified
  150. * return appropriate EMAC offset
  151. */
  152. unsigned int miiphy_getemac_offset(u8 addr)
  153. {
  154. #if (defined(CONFIG_440) && \
  155. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  156. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)) && \
  157. defined(CONFIG_NET_MULTI)
  158. unsigned long zmii;
  159. unsigned long eoffset;
  160. /* Need to find out which mdi port we're using */
  161. zmii = in_be32((void *)ZMII_FER);
  162. if (zmii & (ZMII_FER_MDI << ZMII_FER_V (0)))
  163. /* using port 0 */
  164. eoffset = 0;
  165. else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (1)))
  166. /* using port 1 */
  167. eoffset = 0x100;
  168. else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (2)))
  169. /* using port 2 */
  170. eoffset = 0x400;
  171. else if (zmii & (ZMII_FER_MDI << ZMII_FER_V (3)))
  172. /* using port 3 */
  173. eoffset = 0x600;
  174. else {
  175. /* None of the mdi ports are enabled! */
  176. /* enable port 0 */
  177. zmii |= ZMII_FER_MDI << ZMII_FER_V (0);
  178. out_be32((void *)ZMII_FER, zmii);
  179. eoffset = 0;
  180. /* need to soft reset port 0 */
  181. zmii = in_be32((void *)EMAC_M0);
  182. zmii |= EMAC_M0_SRST;
  183. out_be32((void *)EMAC_M0, zmii);
  184. }
  185. return (eoffset);
  186. #else
  187. #if defined(CONFIG_NET_MULTI) && defined(CONFIG_405EX)
  188. unsigned long rgmii;
  189. int devnum = 1;
  190. rgmii = in_be32((void *)RGMII_FER);
  191. if (rgmii & (1 << (19 - devnum)))
  192. return 0x100;
  193. #endif
  194. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  195. u32 eoffset = 0;
  196. switch (addr) {
  197. #if defined(CONFIG_HAS_ETH1) && defined(CONFIG_GPCS_PHY1_ADDR)
  198. case CONFIG_GPCS_PHY1_ADDR:
  199. if (addr == EMAC_M1_IPPA_GET(in_be32((void *)EMAC_M1 + 0x100)))
  200. eoffset = 0x100;
  201. break;
  202. #endif
  203. #if defined(CONFIG_HAS_ETH2) && defined(CONFIG_GPCS_PHY2_ADDR)
  204. case CONFIG_GPCS_PHY2_ADDR:
  205. if (addr == EMAC_M1_IPPA_GET(in_be32((void *)EMAC_M1 + 0x300)))
  206. eoffset = 0x300;
  207. break;
  208. #endif
  209. #if defined(CONFIG_HAS_ETH3) && defined(CONFIG_GPCS_PHY3_ADDR)
  210. case CONFIG_GPCS_PHY3_ADDR:
  211. if (addr == EMAC_M1_IPPA_GET(in_be32((void *)EMAC_M1 + 0x400)))
  212. eoffset = 0x400;
  213. break;
  214. #endif
  215. default:
  216. eoffset = 0;
  217. break;
  218. }
  219. return eoffset;
  220. #endif
  221. return 0;
  222. #endif
  223. }
  224. static int emac_miiphy_wait(u32 emac_reg)
  225. {
  226. u32 sta_reg;
  227. int i;
  228. /* wait for completion */
  229. i = 0;
  230. do {
  231. sta_reg = in_be32((void *)EMAC_STACR + emac_reg);
  232. if (i++ > 5) {
  233. debug("%s [%d]: Timeout! EMAC_STACR=0x%0x\n", __func__,
  234. __LINE__, sta_reg);
  235. return -1;
  236. }
  237. udelay(10);
  238. } while ((sta_reg & EMAC_STACR_OC) == EMAC_STACR_OC_MASK);
  239. return 0;
  240. }
  241. static int emac_miiphy_command(u8 addr, u8 reg, int cmd, u16 value)
  242. {
  243. u32 emac_reg;
  244. u32 sta_reg;
  245. emac_reg = miiphy_getemac_offset(addr);
  246. /* wait for completion */
  247. if (emac_miiphy_wait(emac_reg) != 0)
  248. return -1;
  249. sta_reg = reg; /* reg address */
  250. /* set clock (50MHz) and read flags */
  251. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  252. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  253. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  254. defined(CONFIG_405EX)
  255. #if defined(CONFIG_IBM_EMAC4_V4) /* EMAC4 V4 changed bit setting */
  256. sta_reg = (sta_reg & ~EMAC_STACR_OP_MASK) | cmd;
  257. #else
  258. sta_reg |= cmd;
  259. #endif
  260. #else
  261. sta_reg = (sta_reg | cmd) & ~EMAC_STACR_CLK_100MHZ;
  262. #endif
  263. /* Some boards (mainly 405EP based) define the PHY clock freqency fixed */
  264. sta_reg = sta_reg | CONFIG_PHY_CLK_FREQ;
  265. sta_reg = sta_reg | ((u32)addr << 5); /* Phy address */
  266. sta_reg = sta_reg | EMAC_STACR_OC_MASK; /* new IBM emac v4 */
  267. if (cmd == EMAC_STACR_WRITE)
  268. memcpy(&sta_reg, &value, 2); /* put in data */
  269. out_be32((void *)EMAC_STACR + emac_reg, sta_reg);
  270. debug("%s [%d]: sta_reg=%08x\n", __func__, __LINE__, sta_reg);
  271. /* wait for completion */
  272. if (emac_miiphy_wait(emac_reg) != 0)
  273. return -1;
  274. debug("%s [%d]: sta_reg=%08x\n", __func__, __LINE__, sta_reg);
  275. if ((sta_reg & EMAC_STACR_PHYE) != 0)
  276. return -1;
  277. return 0;
  278. }
  279. int emac4xx_miiphy_read (char *devname, unsigned char addr, unsigned char reg,
  280. unsigned short *value)
  281. {
  282. unsigned long sta_reg;
  283. unsigned long emac_reg;
  284. emac_reg = miiphy_getemac_offset(addr);
  285. if (emac_miiphy_command(addr, reg, EMAC_STACR_READ, 0) != 0)
  286. return -1;
  287. sta_reg = in_be32((void *)EMAC_STACR + emac_reg);
  288. *value = *(u16 *)(&sta_reg);
  289. return 0;
  290. }
  291. /***********************************************************/
  292. /* write a phy reg and return the value with a rc */
  293. /***********************************************************/
  294. int emac4xx_miiphy_write (char *devname, unsigned char addr, unsigned char reg,
  295. unsigned short value)
  296. {
  297. return emac_miiphy_command(addr, reg, EMAC_STACR_WRITE, value);
  298. }