iop480_uart.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <commproc.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <watchdog.h>
  28. #ifdef CONFIG_SERIAL_MULTI
  29. #include <serial.h>
  30. #endif
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #ifdef CONFIG_IOP480
  33. #define SPU_BASE 0x40000000
  34. #define spu_LineStat_rc 0x00 /* Line Status Register (Read/Clear) */
  35. #define spu_LineStat_w 0x04 /* Line Status Register (Set) */
  36. #define spu_Handshk_rc 0x08 /* Handshake Status Register (Read/Clear) */
  37. #define spu_Handshk_w 0x0c /* Handshake Status Register (Set) */
  38. #define spu_BRateDivh 0x10 /* Baud rate divisor high */
  39. #define spu_BRateDivl 0x14 /* Baud rate divisor low */
  40. #define spu_CtlReg 0x18 /* Control Register */
  41. #define spu_RxCmd 0x1c /* Rx Command Register */
  42. #define spu_TxCmd 0x20 /* Tx Command Register */
  43. #define spu_RxBuff 0x24 /* Rx data buffer */
  44. #define spu_TxBuff 0x24 /* Tx data buffer */
  45. /*-----------------------------------------------------------------------------+
  46. | Line Status Register.
  47. +-----------------------------------------------------------------------------*/
  48. #define asyncLSRport1 0x40000000
  49. #define asyncLSRport1set 0x40000004
  50. #define asyncLSRDataReady 0x80
  51. #define asyncLSRFramingError 0x40
  52. #define asyncLSROverrunError 0x20
  53. #define asyncLSRParityError 0x10
  54. #define asyncLSRBreakInterrupt 0x08
  55. #define asyncLSRTxHoldEmpty 0x04
  56. #define asyncLSRTxShiftEmpty 0x02
  57. /*-----------------------------------------------------------------------------+
  58. | Handshake Status Register.
  59. +-----------------------------------------------------------------------------*/
  60. #define asyncHSRport1 0x40000008
  61. #define asyncHSRport1set 0x4000000c
  62. #define asyncHSRDsr 0x80
  63. #define asyncLSRCts 0x40
  64. /*-----------------------------------------------------------------------------+
  65. | Control Register.
  66. +-----------------------------------------------------------------------------*/
  67. #define asyncCRport1 0x40000018
  68. #define asyncCRNormal 0x00
  69. #define asyncCRLoopback 0x40
  70. #define asyncCRAutoEcho 0x80
  71. #define asyncCRDtr 0x20
  72. #define asyncCRRts 0x10
  73. #define asyncCRWordLength7 0x00
  74. #define asyncCRWordLength8 0x08
  75. #define asyncCRParityDisable 0x00
  76. #define asyncCRParityEnable 0x04
  77. #define asyncCREvenParity 0x00
  78. #define asyncCROddParity 0x02
  79. #define asyncCRStopBitsOne 0x00
  80. #define asyncCRStopBitsTwo 0x01
  81. #define asyncCRDisableDtrRts 0x00
  82. /*-----------------------------------------------------------------------------+
  83. | Receiver Command Register.
  84. +-----------------------------------------------------------------------------*/
  85. #define asyncRCRport1 0x4000001c
  86. #define asyncRCRDisable 0x00
  87. #define asyncRCREnable 0x80
  88. #define asyncRCRIntDisable 0x00
  89. #define asyncRCRIntEnabled 0x20
  90. #define asyncRCRDMACh2 0x40
  91. #define asyncRCRDMACh3 0x60
  92. #define asyncRCRErrorInt 0x10
  93. #define asyncRCRPauseEnable 0x08
  94. /*-----------------------------------------------------------------------------+
  95. | Transmitter Command Register.
  96. +-----------------------------------------------------------------------------*/
  97. #define asyncTCRport1 0x40000020
  98. #define asyncTCRDisable 0x00
  99. #define asyncTCREnable 0x80
  100. #define asyncTCRIntDisable 0x00
  101. #define asyncTCRIntEnabled 0x20
  102. #define asyncTCRDMACh2 0x40
  103. #define asyncTCRDMACh3 0x60
  104. #define asyncTCRTxEmpty 0x10
  105. #define asyncTCRErrorInt 0x08
  106. #define asyncTCRStopPause 0x04
  107. #define asyncTCRBreakGen 0x02
  108. /*-----------------------------------------------------------------------------+
  109. | Miscellanies defines.
  110. +-----------------------------------------------------------------------------*/
  111. #define asyncTxBufferport1 0x40000024
  112. #define asyncRxBufferport1 0x40000024
  113. #define asyncDLABLsbport1 0x40000014
  114. #define asyncDLABMsbport1 0x40000010
  115. #define asyncXOFFchar 0x13
  116. #define asyncXONchar 0x11
  117. /*
  118. * Minimal serial functions needed to use one of the SMC ports
  119. * as serial console interface.
  120. */
  121. int serial_init (void)
  122. {
  123. volatile char val;
  124. unsigned short br_reg;
  125. br_reg = ((((CONFIG_CPUCLOCK * 1000000) / 16) / gd->baudrate) - 1);
  126. /*
  127. * Init onboard UART
  128. */
  129. out_8((u8 *)SPU_BASE + spu_LineStat_rc, 0x78); /* Clear all bits in Line Status Reg */
  130. out_8((u8 *)SPU_BASE + spu_BRateDivl, (br_reg & 0x00ff)); /* Set baud rate divisor... */
  131. out_8((u8 *)SPU_BASE + spu_BRateDivh, ((br_reg & 0xff00) >> 8)); /* ... */
  132. out_8((u8 *)SPU_BASE + spu_CtlReg, 0x08); /* Set 8 bits, no parity and 1 stop bit */
  133. out_8((u8 *)SPU_BASE + spu_RxCmd, 0xb0); /* Enable Rx */
  134. out_8((u8 *)SPU_BASE + spu_TxCmd, 0x9c); /* Enable Tx */
  135. out_8((u8 *)SPU_BASE + spu_Handshk_rc, 0xff); /* Clear Handshake */
  136. val = in_8((u8 *)SPU_BASE + spu_RxBuff); /* Dummy read, to clear receiver */
  137. return (0);
  138. }
  139. void serial_setbrg (void)
  140. {
  141. unsigned short br_reg;
  142. br_reg = ((((CONFIG_CPUCLOCK * 1000000) / 16) / gd->baudrate) - 1);
  143. out_8((u8 *)SPU_BASE + spu_BRateDivl,
  144. (br_reg & 0x00ff)); /* Set baud rate divisor... */
  145. out_8((u8 *)SPU_BASE + spu_BRateDivh,
  146. ((br_reg & 0xff00) >> 8)); /* ... */
  147. }
  148. void serial_putc (const char c)
  149. {
  150. if (c == '\n')
  151. serial_putc ('\r');
  152. /* load status from handshake register */
  153. if (in_8((u8 *)SPU_BASE + spu_Handshk_rc) != 00)
  154. out_8((u8 *)SPU_BASE + spu_Handshk_rc, 0xff); /* Clear Handshake */
  155. out_8((u8 *)SPU_BASE + spu_TxBuff, c); /* Put char */
  156. while ((in_8((u8 *)SPU_BASE + spu_LineStat_rc) & 04) != 04) {
  157. if (in_8((u8 *)SPU_BASE + spu_Handshk_rc) != 00)
  158. out_8((u8 *)SPU_BASE + spu_Handshk_rc, 0xff); /* Clear Handshake */
  159. }
  160. }
  161. void serial_puts (const char *s)
  162. {
  163. while (*s) {
  164. serial_putc (*s++);
  165. }
  166. }
  167. int serial_getc ()
  168. {
  169. unsigned char status = 0;
  170. while (1) {
  171. status = in_8((u8 *)asyncLSRport1);
  172. if ((status & asyncLSRDataReady) != 0x0) {
  173. break;
  174. }
  175. if ((status & ( asyncLSRFramingError |
  176. asyncLSROverrunError |
  177. asyncLSRParityError |
  178. asyncLSRBreakInterrupt )) != 0) {
  179. (void) out_8((u8 *)asyncLSRport1,
  180. asyncLSRFramingError |
  181. asyncLSROverrunError |
  182. asyncLSRParityError |
  183. asyncLSRBreakInterrupt );
  184. }
  185. }
  186. return (0x000000ff & (int) in_8((u8 *)asyncRxBufferport1));
  187. }
  188. int serial_tstc ()
  189. {
  190. unsigned char status;
  191. status = in_8((u8 *)asyncLSRport1);
  192. if ((status & asyncLSRDataReady) != 0x0) {
  193. return (1);
  194. }
  195. if ((status & ( asyncLSRFramingError |
  196. asyncLSROverrunError |
  197. asyncLSRParityError |
  198. asyncLSRBreakInterrupt )) != 0) {
  199. (void) out_8((u8 *)asyncLSRport1,
  200. asyncLSRFramingError |
  201. asyncLSROverrunError |
  202. asyncLSRParityError |
  203. asyncLSRBreakInterrupt);
  204. }
  205. return 0;
  206. }
  207. #endif /* CONFIG_IOP480 */