miiphy.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*-----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1995
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. |
  23. | File Name: miiphy.c
  24. |
  25. | Function: This module has utilities for accessing the MII PHY through
  26. | the EMAC3 macro.
  27. |
  28. | Author: Mark Wisner
  29. |
  30. | Change Activity-
  31. |
  32. | Date Description of Change BY
  33. | --------- --------------------- ---
  34. | 05-May-99 Created MKW
  35. | 01-Jul-99 Changed clock setting of sta_reg from 66MHz to 50MHz to
  36. | better match OPB speed. Also modified delay times. JWB
  37. | 29-Jul-99 Added Full duplex support MKW
  38. | 24-Aug-99 Removed printf from dp83843_duplex() JWB
  39. | 19-Jul-00 Ported to esd cpci405 sr
  40. | 23-Dec-03 Ported from miiphy.c to 440GX Travis Sawyer TBS
  41. | <travis.sawyer@sandburst.com>
  42. |
  43. +-----------------------------------------------------------------------------*/
  44. #include <common.h>
  45. #include <miiphy.h>
  46. #include "IxOsal.h"
  47. #include "IxEthAcc.h"
  48. #include "IxEthAcc_p.h"
  49. #include "IxEthAccMac_p.h"
  50. #include "IxEthAccMii_p.h"
  51. /***********************************************************/
  52. /* Dump out to the screen PHY regs */
  53. /***********************************************************/
  54. void miiphy_dump (char *devname, unsigned char addr)
  55. {
  56. unsigned long i;
  57. unsigned short data;
  58. for (i = 0; i < 0x1A; i++) {
  59. if (miiphy_read (devname, addr, i, &data)) {
  60. printf ("read error for reg %lx\n", i);
  61. return;
  62. }
  63. printf ("Phy reg %lx ==> %4x\n", i, data);
  64. /* jump to the next set of regs */
  65. if (i == 0x07)
  66. i = 0x0f;
  67. } /* end for loop */
  68. } /* end dump */
  69. /***********************************************************/
  70. /* (Re)start autonegotiation */
  71. /***********************************************************/
  72. int phy_setup_aneg (char *devname, unsigned char addr)
  73. {
  74. unsigned short ctl, adv;
  75. /* Setup standard advertise */
  76. miiphy_read (devname, addr, PHY_ANAR, &adv);
  77. adv |= (PHY_ANLPAR_ACK | PHY_ANLPAR_RF | PHY_ANLPAR_T4 |
  78. PHY_ANLPAR_TXFD | PHY_ANLPAR_TX | PHY_ANLPAR_10FD |
  79. PHY_ANLPAR_10);
  80. miiphy_write (devname, addr, PHY_ANAR, adv);
  81. /* Start/Restart aneg */
  82. miiphy_read (devname, addr, PHY_BMCR, &ctl);
  83. ctl |= (PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
  84. miiphy_write (devname, addr, PHY_BMCR, ctl);
  85. return 0;
  86. }
  87. int npe_miiphy_read (char *devname, unsigned char addr,
  88. unsigned char reg, unsigned short *value)
  89. {
  90. u16 val;
  91. ixEthAccMiiReadRtn(addr, reg, &val);
  92. *value = val;
  93. return 0;
  94. } /* phy_read */
  95. int npe_miiphy_write (char *devname, unsigned char addr,
  96. unsigned char reg, unsigned short value)
  97. {
  98. ixEthAccMiiWriteRtn(addr, reg, value);
  99. return 0;
  100. } /* phy_write */