IxNpeMhMacros_p.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /**
  2. * @file IxNpeMhMacros_p.h
  3. *
  4. * @author Intel Corporation
  5. * @date 21 Jan 2002
  6. *
  7. * @brief This file contains the macros for the IxNpeMh component.
  8. *
  9. *
  10. * @par
  11. * IXP400 SW Release version 2.0
  12. *
  13. * -- Copyright Notice --
  14. *
  15. * @par
  16. * Copyright 2001-2005, Intel Corporation.
  17. * All rights reserved.
  18. *
  19. * @par
  20. * Redistribution and use in source and binary forms, with or without
  21. * modification, are permitted provided that the following conditions
  22. * are met:
  23. * 1. Redistributions of source code must retain the above copyright
  24. * notice, this list of conditions and the following disclaimer.
  25. * 2. Redistributions in binary form must reproduce the above copyright
  26. * notice, this list of conditions and the following disclaimer in the
  27. * documentation and/or other materials provided with the distribution.
  28. * 3. Neither the name of the Intel Corporation nor the names of its contributors
  29. * may be used to endorse or promote products derived from this software
  30. * without specific prior written permission.
  31. *
  32. * @par
  33. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS ``AS IS''
  34. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  35. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  36. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
  37. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  38. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  39. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  40. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  41. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
  42. * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  43. * SUCH DAMAGE.
  44. *
  45. * @par
  46. * -- End of Copyright Notice --
  47. */
  48. /**
  49. * @defgroup IxNpeMhMacros_p IxNpeMhMacros_p
  50. *
  51. * @brief Macros for the IxNpeMh component.
  52. *
  53. * @{
  54. */
  55. #ifndef IXNPEMHMACROS_P_H
  56. #define IXNPEMHMACROS_P_H
  57. /* if we are running as a unit test */
  58. #ifdef IX_UNIT_TEST
  59. #undef NDEBUG
  60. #endif /* #ifdef IX_UNIT_TEST */
  61. #include "IxOsal.h"
  62. /*
  63. * #defines for function return types, etc.
  64. */
  65. #define IX_NPEMH_SHOW_TEXT_WIDTH (40) /**< text width for stats display */
  66. #define IX_NPEMH_SHOW_STAT_WIDTH (10) /**< stat width for stats display */
  67. /**
  68. * @def IX_NPEMH_SHOW
  69. *
  70. * @brief Macro for displaying a stat preceded by a textual description.
  71. */
  72. #define IX_NPEMH_SHOW(TEXT, STAT) \
  73. ixOsalLog (IX_OSAL_LOG_LVL_USER, IX_OSAL_LOG_DEV_STDOUT, \
  74. "%-40s: %10d\n", (int) TEXT, (int) STAT, 0, 0, 0, 0)
  75. /*
  76. * Prototypes for interface functions.
  77. */
  78. /**
  79. * @typedef IxNpeMhTraceTypes
  80. *
  81. * @brief Enumeration defining IxNpeMh trace levels
  82. */
  83. typedef enum
  84. {
  85. IX_NPEMH_TRACE_OFF = IX_OSAL_LOG_LVL_NONE, /**< no trace */
  86. IX_NPEMH_WARNING = IX_OSAL_LOG_LVL_WARNING, /**< warning */
  87. IX_NPEMH_DEBUG = IX_OSAL_LOG_LVL_MESSAGE, /**< debug */
  88. IX_NPEMH_FN_ENTRY_EXIT = IX_OSAL_LOG_LVL_DEBUG3 /**< function entry/exit */
  89. } IxNpeMhTraceTypes;
  90. #ifdef IX_UNIT_TEST
  91. #define IX_NPEMH_TRACE_LEVEL (IX_NPEMH_FN_ENTRY_EXIT) /**< trace level */
  92. #else
  93. #define IX_NPEMH_TRACE_LEVEL (IX_NPEMH_TRACE_OFF) /**< trace level */
  94. #endif
  95. /**
  96. * @def IX_NPEMH_TRACE0
  97. *
  98. * @brief Trace macro taking 0 arguments.
  99. */
  100. #define IX_NPEMH_TRACE0(LEVEL, STR) \
  101. IX_NPEMH_TRACE6(LEVEL, STR, 0, 0, 0, 0, 0, 0)
  102. /**
  103. * @def IX_NPEMH_TRACE1
  104. *
  105. * @brief Trace macro taking 1 argument.
  106. */
  107. #define IX_NPEMH_TRACE1(LEVEL, STR, ARG1) \
  108. IX_NPEMH_TRACE6(LEVEL, STR, ARG1, 0, 0, 0, 0, 0)
  109. /**
  110. * @def IX_NPEMH_TRACE2
  111. *
  112. * @brief Trace macro taking 2 arguments.
  113. */
  114. #define IX_NPEMH_TRACE2(LEVEL, STR, ARG1, ARG2) \
  115. IX_NPEMH_TRACE6(LEVEL, STR, ARG1, ARG2, 0, 0, 0, 0)
  116. /**
  117. * @def IX_NPEMH_TRACE3
  118. *
  119. * @brief Trace macro taking 3 arguments.
  120. */
  121. #define IX_NPEMH_TRACE3(LEVEL, STR, ARG1, ARG2, ARG3) \
  122. IX_NPEMH_TRACE6(LEVEL, STR, ARG1, ARG2, ARG3, 0, 0, 0)
  123. /**
  124. * @def IX_NPEMH_TRACE4
  125. *
  126. * @brief Trace macro taking 4 arguments.
  127. */
  128. #define IX_NPEMH_TRACE4(LEVEL, STR, ARG1, ARG2, ARG3, ARG4) \
  129. IX_NPEMH_TRACE6(LEVEL, STR, ARG1, ARG2, ARG3, ARG4, 0, 0)
  130. /**
  131. * @def IX_NPEMH_TRACE5
  132. *
  133. * @brief Trace macro taking 5 arguments.
  134. */
  135. #define IX_NPEMH_TRACE5(LEVEL, STR, ARG1, ARG2, ARG3, ARG4, ARG5) \
  136. IX_NPEMH_TRACE6(LEVEL, STR, ARG1, ARG2, ARG3, ARG4, ARG5, 0)
  137. /**
  138. * @def IX_NPEMH_TRACE6
  139. *
  140. * @brief Trace macro taking 6 arguments.
  141. */
  142. #define IX_NPEMH_TRACE6(LEVEL, STR, ARG1, ARG2, ARG3, ARG4, ARG5, ARG6) \
  143. { \
  144. if (LEVEL <= IX_NPEMH_TRACE_LEVEL) \
  145. { \
  146. (void) ixOsalLog (LEVEL, IX_OSAL_LOG_DEV_STDOUT, (STR), \
  147. (int)(ARG1), (int)(ARG2), (int)(ARG3), \
  148. (int)(ARG4), (int)(ARG5), (int)(ARG6)); \
  149. } \
  150. }
  151. /**
  152. * @def IX_NPEMH_ERROR_REPORT
  153. *
  154. * @brief Error reporting facility.
  155. */
  156. #define IX_NPEMH_ERROR_REPORT(STR) \
  157. { \
  158. (void) ixOsalLog (IX_OSAL_LOG_LVL_ERROR, IX_OSAL_LOG_DEV_STDERR, \
  159. (STR), 0, 0, 0, 0, 0, 0); \
  160. }
  161. /* if we are running on XScale, i.e. real environment */
  162. #if CPU==XSCALE
  163. /**
  164. * @def IX_NPEMH_REGISTER_READ
  165. *
  166. * @brief This macro reads a memory-mapped register.
  167. */
  168. #define IX_NPEMH_REGISTER_READ(registerAddress, value) \
  169. { \
  170. *value = IX_OSAL_READ_LONG(registerAddress); \
  171. }
  172. /**
  173. * @def IX_NPEMH_REGISTER_READ_BITS
  174. *
  175. * @brief This macro partially reads a memory-mapped register.
  176. */
  177. #define IX_NPEMH_REGISTER_READ_BITS(registerAddress, value, mask) \
  178. { \
  179. *value = (IX_OSAL_READ_LONG(registerAddress) & mask); \
  180. }
  181. /**
  182. * @def IX_NPEMH_REGISTER_WRITE
  183. *
  184. * @brief This macro writes a memory-mapped register.
  185. */
  186. #define IX_NPEMH_REGISTER_WRITE(registerAddress, value) \
  187. { \
  188. IX_OSAL_WRITE_LONG(registerAddress, value); \
  189. }
  190. /**
  191. * @def IX_NPEMH_REGISTER_WRITE_BITS
  192. *
  193. * @brief This macro partially writes a memory-mapped register.
  194. */
  195. #define IX_NPEMH_REGISTER_WRITE_BITS(registerAddress, value, mask) \
  196. { \
  197. UINT32 orig = IX_OSAL_READ_LONG(registerAddress); \
  198. orig &= (~mask); \
  199. orig |= (value & mask); \
  200. IX_OSAL_WRITE_LONG(registerAddress, orig); \
  201. }
  202. /* if we are running as a unit test */
  203. #else /* #if CPU==XSCALE */
  204. #include "IxNpeMhTestRegister.h"
  205. /**
  206. * @def IX_NPEMH_REGISTER_READ
  207. *
  208. * @brief This macro reads a memory-mapped register.
  209. */
  210. #define IX_NPEMH_REGISTER_READ(registerAddress, value) \
  211. { \
  212. ixNpeMhTestRegisterRead (registerAddress, value); \
  213. }
  214. /**
  215. * @def IX_NPEMH_REGISTER_READ_BITS
  216. *
  217. * @brief This macro partially reads a memory-mapped register.
  218. */
  219. #define IX_NPEMH_REGISTER_READ_BITS(registerAddress, value, mask) \
  220. { \
  221. ixNpeMhTestRegisterReadBits (registerAddress, value, mask); \
  222. }
  223. /**
  224. * @def IX_NPEMH_REGISTER_WRITE
  225. *
  226. * @brief This macro writes a memory-mapped register.
  227. */
  228. #define IX_NPEMH_REGISTER_WRITE(registerAddress, value) \
  229. { \
  230. ixNpeMhTestRegisterWrite (registerAddress, value); \
  231. }
  232. /**
  233. * @def IX_NPEMH_REGISTER_WRITE_BITS
  234. *
  235. * @brief This macro partially writes a memory-mapped register.
  236. */
  237. #define IX_NPEMH_REGISTER_WRITE_BITS(registerAddress, value, mask) \
  238. { \
  239. ixNpeMhTestRegisterWriteBits (registerAddress, value, mask); \
  240. }
  241. #endif /* #if CPU==XSCALE */
  242. #endif /* IXNPEMHMACROS_P_H */
  243. /**
  244. * @} defgroup IxNpeMhMacros_p
  245. */