IxEthAccMac_p.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. *
  3. * @par
  4. * IXP400 SW Release version 2.0
  5. *
  6. * -- Copyright Notice --
  7. *
  8. * @par
  9. * Copyright 2001-2005, Intel Corporation.
  10. * All rights reserved.
  11. *
  12. * @par
  13. * Redistribution and use in source and binary forms, with or without
  14. * modification, are permitted provided that the following conditions
  15. * are met:
  16. * 1. Redistributions of source code must retain the above copyright
  17. * notice, this list of conditions and the following disclaimer.
  18. * 2. Redistributions in binary form must reproduce the above copyright
  19. * notice, this list of conditions and the following disclaimer in the
  20. * documentation and/or other materials provided with the distribution.
  21. * 3. Neither the name of the Intel Corporation nor the names of its contributors
  22. * may be used to endorse or promote products derived from this software
  23. * without specific prior written permission.
  24. *
  25. * @par
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS ``AS IS''
  27. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  28. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  29. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
  30. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  31. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  32. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  33. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  34. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
  35. * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  36. * SUCH DAMAGE.
  37. *
  38. * @par
  39. * -- End of Copyright Notice --
  40. */
  41. #ifndef IxEthAccMac_p_H
  42. #define IxEthAccMac_p_H
  43. #include "IxOsal.h"
  44. #define IX_ETH_ACC_MAX_MULTICAST_ADDRESSES 256
  45. #define IX_ETH_ACC_NUM_PORTS 3
  46. #define IX_ETH_ACC_MAX_FRAME_SIZE_DEFAULT 1536
  47. #define IX_ETH_ACC_MAX_FRAME_SIZE_UPPER_RANGE (65536-64)
  48. #define IX_ETH_ACC_MAX_FRAME_SIZE_LOWER_RANGE 64
  49. /*
  50. *
  51. * MAC register definitions
  52. *
  53. */
  54. #define IX_ETH_ACC_MAC_0_BASE IX_OSAL_IXP400_ETHA_PHYS_BASE
  55. #define IX_ETH_ACC_MAC_1_BASE IX_OSAL_IXP400_ETHB_PHYS_BASE
  56. #define IX_ETH_ACC_MAC_2_BASE IX_OSAL_IXP400_ETH_NPEA_PHYS_BASE
  57. #define IX_ETH_ACC_MAC_TX_CNTRL1 0x000
  58. #define IX_ETH_ACC_MAC_TX_CNTRL2 0x004
  59. #define IX_ETH_ACC_MAC_RX_CNTRL1 0x010
  60. #define IX_ETH_ACC_MAC_RX_CNTRL2 0x014
  61. #define IX_ETH_ACC_MAC_RANDOM_SEED 0x020
  62. #define IX_ETH_ACC_MAC_THRESH_P_EMPTY 0x030
  63. #define IX_ETH_ACC_MAC_THRESH_P_FULL 0x038
  64. #define IX_ETH_ACC_MAC_BUF_SIZE_TX 0x040
  65. #define IX_ETH_ACC_MAC_TX_DEFER 0x050
  66. #define IX_ETH_ACC_MAC_RX_DEFER 0x054
  67. #define IX_ETH_ACC_MAC_TX_TWO_DEFER_1 0x060
  68. #define IX_ETH_ACC_MAC_TX_TWO_DEFER_2 0x064
  69. #define IX_ETH_ACC_MAC_SLOT_TIME 0x070
  70. #define IX_ETH_ACC_MAC_MDIO_CMD_1 0x080
  71. #define IX_ETH_ACC_MAC_MDIO_CMD_2 0x084
  72. #define IX_ETH_ACC_MAC_MDIO_CMD_3 0x088
  73. #define IX_ETH_ACC_MAC_MDIO_CMD_4 0x08c
  74. #define IX_ETH_ACC_MAC_MDIO_STS_1 0x090
  75. #define IX_ETH_ACC_MAC_MDIO_STS_2 0x094
  76. #define IX_ETH_ACC_MAC_MDIO_STS_3 0x098
  77. #define IX_ETH_ACC_MAC_MDIO_STS_4 0x09c
  78. #define IX_ETH_ACC_MAC_ADDR_MASK_1 0x0A0
  79. #define IX_ETH_ACC_MAC_ADDR_MASK_2 0x0A4
  80. #define IX_ETH_ACC_MAC_ADDR_MASK_3 0x0A8
  81. #define IX_ETH_ACC_MAC_ADDR_MASK_4 0x0AC
  82. #define IX_ETH_ACC_MAC_ADDR_MASK_5 0x0B0
  83. #define IX_ETH_ACC_MAC_ADDR_MASK_6 0x0B4
  84. #define IX_ETH_ACC_MAC_ADDR_1 0x0C0
  85. #define IX_ETH_ACC_MAC_ADDR_2 0x0C4
  86. #define IX_ETH_ACC_MAC_ADDR_3 0x0C8
  87. #define IX_ETH_ACC_MAC_ADDR_4 0x0CC
  88. #define IX_ETH_ACC_MAC_ADDR_5 0x0D0
  89. #define IX_ETH_ACC_MAC_ADDR_6 0x0D4
  90. #define IX_ETH_ACC_MAC_INT_CLK_THRESH 0x0E0
  91. #define IX_ETH_ACC_MAC_UNI_ADDR_1 0x0F0
  92. #define IX_ETH_ACC_MAC_UNI_ADDR_2 0x0F4
  93. #define IX_ETH_ACC_MAC_UNI_ADDR_3 0x0F8
  94. #define IX_ETH_ACC_MAC_UNI_ADDR_4 0x0FC
  95. #define IX_ETH_ACC_MAC_UNI_ADDR_5 0x100
  96. #define IX_ETH_ACC_MAC_UNI_ADDR_6 0x104
  97. #define IX_ETH_ACC_MAC_CORE_CNTRL 0x1FC
  98. /*
  99. *
  100. *Bit definitions
  101. *
  102. */
  103. /* TX Control Register 1*/
  104. #define IX_ETH_ACC_TX_CNTRL1_TX_EN BIT(0)
  105. #define IX_ETH_ACC_TX_CNTRL1_DUPLEX BIT(1)
  106. #define IX_ETH_ACC_TX_CNTRL1_RETRY BIT(2)
  107. #define IX_ETH_ACC_TX_CNTRL1_PAD_EN BIT(3)
  108. #define IX_ETH_ACC_TX_CNTRL1_FCS_EN BIT(4)
  109. #define IX_ETH_ACC_TX_CNTRL1_2DEFER BIT(5)
  110. #define IX_ETH_ACC_TX_CNTRL1_RMII BIT(6)
  111. /* TX Control Register 2 */
  112. #define IX_ETH_ACC_TX_CNTRL2_RETRIES_MASK 0xf
  113. /* RX Control Register 1 */
  114. #define IX_ETH_ACC_RX_CNTRL1_RX_EN BIT(0)
  115. #define IX_ETH_ACC_RX_CNTRL1_PADSTRIP_EN BIT(1)
  116. #define IX_ETH_ACC_RX_CNTRL1_CRC_EN BIT(2)
  117. #define IX_ETH_ACC_RX_CNTRL1_PAUSE_EN BIT(3)
  118. #define IX_ETH_ACC_RX_CNTRL1_LOOP_EN BIT(4)
  119. #define IX_ETH_ACC_RX_CNTRL1_ADDR_FLTR_EN BIT(5)
  120. #define IX_ETH_ACC_RX_CNTRL1_RX_RUNT_EN BIT(6)
  121. #define IX_ETH_ACC_RX_CNTRL1_BCAST_DIS BIT(7)
  122. /* RX Control Register 2 */
  123. #define IX_ETH_ACC_RX_CNTRL2_DEFER_EN BIT(0)
  124. /* Core Control Register */
  125. #define IX_ETH_ACC_CORE_RESET BIT(0)
  126. #define IX_ETH_ACC_CORE_RX_FIFO_FLUSH BIT(1)
  127. #define IX_ETH_ACC_CORE_TX_FIFO_FLUSH BIT(2)
  128. #define IX_ETH_ACC_CORE_SEND_JAM BIT(3)
  129. #define IX_ETH_ACC_CORE_MDC_EN BIT(4)
  130. /* 1st bit of 1st MAC octet */
  131. #define IX_ETH_ACC_ETH_MAC_BCAST_MCAST_BIT ( 1)
  132. /*
  133. *
  134. * Default values
  135. *
  136. */
  137. #define IX_ETH_ACC_TX_CNTRL1_DEFAULT (IX_ETH_ACC_TX_CNTRL1_TX_EN | \
  138. IX_ETH_ACC_TX_CNTRL1_RETRY | \
  139. IX_ETH_ACC_TX_CNTRL1_FCS_EN | \
  140. IX_ETH_ACC_TX_CNTRL1_2DEFER | \
  141. IX_ETH_ACC_TX_CNTRL1_PAD_EN)
  142. #define IX_ETH_ACC_TX_MAX_RETRIES_DEFAULT 0x0f
  143. #define IX_ETH_ACC_RX_CNTRL1_DEFAULT (IX_ETH_ACC_RX_CNTRL1_CRC_EN \
  144. | IX_ETH_ACC_RX_CNTRL1_RX_EN)
  145. #define IX_ETH_ACC_RX_CNTRL2_DEFAULT 0x0
  146. /* Thresholds determined by NPE firmware FS */
  147. #define IX_ETH_ACC_MAC_THRESH_P_EMPTY_DEFAULT 0x12
  148. #define IX_ETH_ACC_MAC_THRESH_P_FULL_DEFAULT 0x30
  149. /* Number of bytes that must be in the tx fifo before
  150. transmission commences*/
  151. #define IX_ETH_ACC_MAC_BUF_SIZE_TX_DEFAULT 0x8
  152. /* One-part deferral values */
  153. #define IX_ETH_ACC_MAC_TX_DEFER_DEFAULT 0x15
  154. #define IX_ETH_ACC_MAC_RX_DEFER_DEFAULT 0x16
  155. /* Two-part deferral values... */
  156. #define IX_ETH_ACC_MAC_TX_TWO_DEFER_1_DEFAULT 0x08
  157. #define IX_ETH_ACC_MAC_TX_TWO_DEFER_2_DEFAULT 0x07
  158. /* This value applies to MII */
  159. #define IX_ETH_ACC_MAC_SLOT_TIME_DEFAULT 0x80
  160. /* This value applies to RMII */
  161. #define IX_ETH_ACC_MAC_SLOT_TIME_RMII_DEFAULT 0xFF
  162. #define IX_ETH_ACC_MAC_ADDR_MASK_DEFAULT 0xFF
  163. #define IX_ETH_ACC_MAC_INT_CLK_THRESH_DEFAULT 0x1
  164. /*The following is a value chosen at random*/
  165. #define IX_ETH_ACC_RANDOM_SEED_DEFAULT 0x8
  166. /*By default we must configure the MAC to generate the
  167. MDC clock*/
  168. #define IX_ETH_ACC_CORE_DEFAULT (IX_ETH_ACC_CORE_MDC_EN)
  169. #define IXP425_ETH_ACC_MAX_PHY 2
  170. #define IXP425_ETH_ACC_MAX_AN_ENTRIES 20
  171. #define IX_ETH_ACC_MAC_RESET_DELAY 1
  172. #define IX_ETH_ACC_MAC_ALL_BITS_SET 0xFF
  173. #define IX_ETH_ACC_MAC_MSGID_SHL 24
  174. #define IX_ETH_ACC_PORT_DISABLE_DELAY_MSECS 20
  175. #define IX_ETH_ACC_PORT_DISABLE_DELAY_COUNT 200 /* 4 seconds timeout */
  176. #define IX_ETH_ACC_PORT_DISABLE_RETRY_COUNT 3
  177. #define IX_ETH_ACC_MIB_STATS_DELAY_MSECS 2000 /* 2 seconds delay for ethernet stats */
  178. /*Register access macros*/
  179. #if (CPU == SIMSPARCSOLARIS)
  180. extern void registerWriteStub (UINT32 base, UINT32 offset, UINT32 val);
  181. extern UINT32 registerReadStub (UINT32 base, UINT32 offset);
  182. #define REG_WRITE(b,o,v) registerWriteStub(b, o, v)
  183. #define REG_READ(b,o,v) do { v = registerReadStub(b, o); } while (0)
  184. #else
  185. #define REG_WRITE(b,o,v) IX_OSAL_WRITE_LONG((volatile UINT32 *)(b + o), v)
  186. #define REG_READ(b,o,v) (v = IX_OSAL_READ_LONG((volatile UINT32 *)(b + o)))
  187. #endif
  188. void ixEthAccMacUnload(void);
  189. IxEthAccStatus ixEthAccMacMemInit(void);
  190. /* MAC core loopback */
  191. IxEthAccStatus ixEthAccPortLoopbackEnable(IxEthAccPortId portId);
  192. IxEthAccStatus ixEthAccPortLoopbackDisable(IxEthAccPortId portId);
  193. /* MAC core traffic control */
  194. IxEthAccStatus ixEthAccPortTxEnablePriv(IxEthAccPortId portId);
  195. IxEthAccStatus ixEthAccPortTxDisablePriv(IxEthAccPortId portId);
  196. IxEthAccStatus ixEthAccPortRxEnablePriv(IxEthAccPortId portId);
  197. IxEthAccStatus ixEthAccPortRxDisablePriv(IxEthAccPortId portId);
  198. IxEthAccStatus ixEthAccPortMacResetPriv(IxEthAccPortId portId);
  199. /* NPE software loopback */
  200. IxEthAccStatus ixEthAccNpeLoopbackDisablePriv(IxEthAccPortId portId);
  201. IxEthAccStatus ixEthAccNpeLoopbackEnablePriv(IxEthAccPortId portId);
  202. #endif /*IxEthAccMac_p_H*/