w7o.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * (C) Copyright 2001
  3. * Erik Theisen, Wave 7 Optics, etheisen@mindspring.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #include "w7o.h"
  26. #include <asm/processor.h>
  27. #include "vpd.h"
  28. #include "errors.h"
  29. #include <watchdog.h>
  30. unsigned long get_dram_size (void);
  31. void sdram_init(void);
  32. /*
  33. * Macros to transform values
  34. * into environment strings.
  35. */
  36. #define XMK_STR(x) #x
  37. #define MK_STR(x) XMK_STR(x)
  38. /* ------------------------------------------------------------------------- */
  39. int board_early_init_f (void)
  40. {
  41. #if defined(CONFIG_W7OLMG)
  42. /*
  43. * Setup GPIO pins - reset devices.
  44. */
  45. out32 (PPC405GP_GPIO0_ODR, 0x10000000); /* one open drain pin */
  46. out32 (PPC405GP_GPIO0_OR, 0x3E000000); /* set output pins to default */
  47. out32 (PPC405GP_GPIO0_TCR, 0x7f800000); /* setup for output */
  48. /*
  49. * IRQ 0-15 405GP internally generated; active high; level sensitive
  50. * IRQ 16 405GP internally generated; active low; level sensitive
  51. * IRQ 17-24 RESERVED
  52. * IRQ 25 (EXT IRQ 0) XILINX; active low; level sensitive
  53. * IRQ 26 (EXT IRQ 1) PCI INT A; active low; level sensitive
  54. * IRQ 27 (EXT IRQ 2) PCI INT B; active low; level sensitive
  55. * IRQ 28 (EXT IRQ 3) SAM 2; active low; level sensitive
  56. * IRQ 29 (EXT IRQ 4) Battery Bad; active low; level sensitive
  57. * IRQ 30 (EXT IRQ 5) Level One PHY; active low; level sensitive
  58. * IRQ 31 (EXT IRQ 6) SAM 1; active high; level sensitive
  59. */
  60. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  61. mtdcr (uicer, 0x00000000); /* disable all ints */
  62. mtdcr (uiccr, 0x00000000); /* set all to be non-critical */
  63. mtdcr (uicpr, 0xFFFFFF80); /* set int polarities */
  64. mtdcr (uictr, 0x10000000); /* set int trigger levels */
  65. mtdcr (uicvcr, 0x00000001); /* set vect base=0,
  66. INT0 highest priority */
  67. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  68. #elif defined(CONFIG_W7OLMC)
  69. /*
  70. * Setup GPIO pins
  71. */
  72. out32 (PPC405GP_GPIO0_ODR, 0x01800000); /* XCV Done Open Drain */
  73. out32 (PPC405GP_GPIO0_OR, 0x03800000); /* set out pins to default */
  74. out32 (PPC405GP_GPIO0_TCR, 0x66C00000); /* setup for output */
  75. /*
  76. * IRQ 0-15 405GP internally generated; active high; level sensitive
  77. * IRQ 16 405GP internally generated; active low; level sensitive
  78. * IRQ 17-24 RESERVED
  79. * IRQ 25 (EXT IRQ 0) DBE 0; active low; level sensitive
  80. * IRQ 26 (EXT IRQ 1) DBE 1; active low; level sensitive
  81. * IRQ 27 (EXT IRQ 2) DBE 2; active low; level sensitive
  82. * IRQ 28 (EXT IRQ 3) DBE Common; active low; level sensitive
  83. * IRQ 29 (EXT IRQ 4) PCI; active low; level sensitive
  84. * IRQ 30 (EXT IRQ 5) RCMM Reset; active low; level sensitive
  85. * IRQ 31 (EXT IRQ 6) PHY; active high; level sensitive
  86. */
  87. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  88. mtdcr (uicer, 0x00000000); /* disable all ints */
  89. mtdcr (uiccr, 0x00000000); /* set all to be non-critical */
  90. mtdcr (uicpr, 0xFFFFFF80); /* set int polarities */
  91. mtdcr (uictr, 0x10000000); /* set int trigger levels */
  92. mtdcr (uicvcr, 0x00000001); /* set vect base=0,
  93. INT0 highest priority */
  94. mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
  95. #else /* Unknown */
  96. # error "Unknown W7O board configuration"
  97. #endif
  98. WATCHDOG_RESET (); /* Reset the watchdog */
  99. temp_uart_init (); /* init the uart for debug */
  100. WATCHDOG_RESET (); /* Reset the watchdog */
  101. test_led (); /* test the LEDs */
  102. test_sdram (get_dram_size ()); /* test the dram */
  103. log_stat (ERR_POST1); /* log status,post1 complete */
  104. return 0;
  105. }
  106. /* ------------------------------------------------------------------------- */
  107. /*
  108. * Check Board Identity:
  109. */
  110. int checkboard (void)
  111. {
  112. VPD vpd;
  113. puts ("Board: ");
  114. /* VPD data present in I2C EEPROM */
  115. if (vpd_get_data (CONFIG_SYS_DEF_EEPROM_ADDR, &vpd) == 0) {
  116. /*
  117. * Known board type.
  118. */
  119. if (vpd.productId[0] &&
  120. ((strncmp (vpd.productId, "GMM", 3) == 0) ||
  121. (strncmp (vpd.productId, "CMM", 3) == 0))) {
  122. /* Output board information on startup */
  123. printf ("\"%s\", revision '%c', serial# %ld, manufacturer %u\n", vpd.productId, vpd.revisionId, vpd.serialNum, vpd.manuID);
  124. return (0);
  125. }
  126. }
  127. puts ("### Unknown HW ID - assuming NOTHING\n");
  128. return (0);
  129. }
  130. /* ------------------------------------------------------------------------- */
  131. phys_size_t initdram (int board_type)
  132. {
  133. /*
  134. * ToDo: Move the asm init routine sdram_init() to this C file,
  135. * or even better use some common ppc4xx code available
  136. * in cpu/ppc4xx
  137. */
  138. sdram_init();
  139. return get_dram_size ();
  140. }
  141. unsigned long get_dram_size (void)
  142. {
  143. int tmp, i, regs[4];
  144. int size = 0;
  145. /* Get bank Size registers */
  146. mtdcr (memcfga, mem_mb0cf); /* get bank 0 config reg */
  147. regs[0] = mfdcr (memcfgd);
  148. mtdcr (memcfga, mem_mb1cf); /* get bank 1 config reg */
  149. regs[1] = mfdcr (memcfgd);
  150. mtdcr (memcfga, mem_mb2cf); /* get bank 2 config reg */
  151. regs[2] = mfdcr (memcfgd);
  152. mtdcr (memcfga, mem_mb3cf); /* get bank 3 config reg */
  153. regs[3] = mfdcr (memcfgd);
  154. /* compute the size, add each bank if enabled */
  155. for (i = 0; i < 4; i++) {
  156. if (regs[i] & 0x0001) { /* if enabled, */
  157. tmp = ((regs[i] >> (31 - 14)) & 0x7); /* get size bits */
  158. tmp = 0x400000 << tmp; /* Size bits X 4MB = size */
  159. size += tmp;
  160. }
  161. }
  162. return size;
  163. }
  164. int misc_init_f (void)
  165. {
  166. return 0;
  167. }
  168. static void w7o_env_init (VPD * vpd)
  169. {
  170. /*
  171. * Read VPD
  172. */
  173. if (vpd_get_data (CONFIG_SYS_DEF_EEPROM_ADDR, vpd) != 0)
  174. return;
  175. /*
  176. * Known board type.
  177. */
  178. if (vpd->productId[0] &&
  179. ((strncmp (vpd->productId, "GMM", 3) == 0) ||
  180. (strncmp (vpd->productId, "CMM", 3) == 0))) {
  181. char buf[30];
  182. char *eth;
  183. char *serial = getenv ("serial#");
  184. char *ethaddr = getenv ("ethaddr");
  185. /* Set 'serial#' envvar if serial# isn't set */
  186. if (!serial) {
  187. sprintf (buf, "%s-%ld", vpd->productId,
  188. vpd->serialNum);
  189. setenv ("serial#", buf);
  190. }
  191. /* Set 'ethaddr' envvar if 'ethaddr' envvar is the default */
  192. eth = (char *)(vpd->ethAddrs[0]);
  193. if (ethaddr
  194. && (strcmp (ethaddr, MK_STR (CONFIG_ETHADDR)) == 0)) {
  195. /* Now setup ethaddr */
  196. sprintf (buf, "%02x:%02x:%02x:%02x:%02x:%02x",
  197. eth[0], eth[1], eth[2], eth[3], eth[4],
  198. eth[5]);
  199. setenv ("ethaddr", buf);
  200. }
  201. }
  202. } /* w7o_env_init() */
  203. int misc_init_r (void)
  204. {
  205. VPD vpd; /* VPD information */
  206. #if defined(CONFIG_W7OLMG)
  207. unsigned long greg; /* GPIO Register */
  208. greg = in32 (PPC405GP_GPIO0_OR);
  209. /*
  210. * XXX - Unreset devices - this should be moved into VxWorks driver code
  211. */
  212. greg |= 0x41800000L; /* SAM, PHY, Galileo */
  213. out32 (PPC405GP_GPIO0_OR, greg); /* set output pins to default */
  214. #endif /* CONFIG_W7OLMG */
  215. /*
  216. * Initialize W7O environment variables
  217. */
  218. w7o_env_init (&vpd);
  219. /*
  220. * Initialize the FPGA(s).
  221. */
  222. if (init_fpga () == 0)
  223. test_fpga ((unsigned short *) CONFIG_FPGAS_BASE);
  224. /* More POST testing. */
  225. post2 ();
  226. /* Done with hardware initialization and POST. */
  227. log_stat (ERR_POSTOK);
  228. /* Call silly, fail safe boot init routine */
  229. init_fsboot ();
  230. return (0);
  231. }