lowlevel_init.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /*
  2. * This was originally from the Lubbock u-boot port.
  3. *
  4. * Most of this taken from Redboot hal_platform_setup.h with cleanup
  5. *
  6. * NOTE: I haven't clean this up considerably, just enough to get it
  7. * running. See hal_platform_setup.h for the source. See
  8. * board/cradle/lowlevel_init.S for another PXA250 setup that is
  9. * much cleaner.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <config.h>
  30. #include <version.h>
  31. #include <asm/arch/pxa-regs.h>
  32. /* wait for coprocessor write complete */
  33. .macro CPWAIT reg
  34. mrc p15,0,\reg,c2,c0,0
  35. mov \reg,\reg
  36. sub pc,pc,#4
  37. .endm
  38. /*
  39. * Memory setup
  40. */
  41. .globl lowlevel_init
  42. lowlevel_init:
  43. /* Set up GPIO pins first ----------------------------------------- */
  44. ldr r0, =GPSR0
  45. ldr r1, =CONFIG_SYS_GPSR0_VAL
  46. str r1, [r0]
  47. ldr r0, =GPSR1
  48. ldr r1, =CONFIG_SYS_GPSR1_VAL
  49. str r1, [r0]
  50. ldr r0, =GPSR2
  51. ldr r1, =CONFIG_SYS_GPSR2_VAL
  52. str r1, [r0]
  53. ldr r0, =GPSR3
  54. ldr r1, =CONFIG_SYS_GPSR3_VAL
  55. str r1, [r0]
  56. ldr r0, =GPCR0
  57. ldr r1, =CONFIG_SYS_GPCR0_VAL
  58. str r1, [r0]
  59. ldr r0, =GPCR1
  60. ldr r1, =CONFIG_SYS_GPCR1_VAL
  61. str r1, [r0]
  62. ldr r0, =GPCR2
  63. ldr r1, =CONFIG_SYS_GPCR2_VAL
  64. str r1, [r0]
  65. ldr r0, =GPCR3
  66. ldr r1, =CONFIG_SYS_GPCR3_VAL
  67. str r1, [r0]
  68. ldr r0, =GRER0
  69. ldr r1, =CONFIG_SYS_GRER0_VAL
  70. str r1, [r0]
  71. ldr r0, =GRER1
  72. ldr r1, =CONFIG_SYS_GRER1_VAL
  73. str r1, [r0]
  74. ldr r0, =GRER2
  75. ldr r1, =CONFIG_SYS_GRER2_VAL
  76. str r1, [r0]
  77. ldr r0, =GRER3
  78. ldr r1, =CONFIG_SYS_GRER3_VAL
  79. str r1, [r0]
  80. ldr r0, =GFER0
  81. ldr r1, =CONFIG_SYS_GFER0_VAL
  82. str r1, [r0]
  83. ldr r0, =GFER1
  84. ldr r1, =CONFIG_SYS_GFER1_VAL
  85. str r1, [r0]
  86. ldr r0, =GFER2
  87. ldr r1, =CONFIG_SYS_GFER2_VAL
  88. str r1, [r0]
  89. ldr r0, =GFER3
  90. ldr r1, =CONFIG_SYS_GFER3_VAL
  91. str r1, [r0]
  92. ldr r0, =GPDR0
  93. ldr r1, =CONFIG_SYS_GPDR0_VAL
  94. str r1, [r0]
  95. ldr r0, =GPDR1
  96. ldr r1, =CONFIG_SYS_GPDR1_VAL
  97. str r1, [r0]
  98. ldr r0, =GPDR2
  99. ldr r1, =CONFIG_SYS_GPDR2_VAL
  100. str r1, [r0]
  101. ldr r0, =GPDR3
  102. ldr r1, =CONFIG_SYS_GPDR3_VAL
  103. str r1, [r0]
  104. ldr r0, =GAFR0_L
  105. ldr r1, =CONFIG_SYS_GAFR0_L_VAL
  106. str r1, [r0]
  107. ldr r0, =GAFR0_U
  108. ldr r1, =CONFIG_SYS_GAFR0_U_VAL
  109. str r1, [r0]
  110. ldr r0, =GAFR1_L
  111. ldr r1, =CONFIG_SYS_GAFR1_L_VAL
  112. str r1, [r0]
  113. ldr r0, =GAFR1_U
  114. ldr r1, =CONFIG_SYS_GAFR1_U_VAL
  115. str r1, [r0]
  116. ldr r0, =GAFR2_L
  117. ldr r1, =CONFIG_SYS_GAFR2_L_VAL
  118. str r1, [r0]
  119. ldr r0, =GAFR2_U
  120. ldr r1, =CONFIG_SYS_GAFR2_U_VAL
  121. str r1, [r0]
  122. ldr r0, =GAFR3_L
  123. ldr r1, =CONFIG_SYS_GAFR3_L_VAL
  124. str r1, [r0]
  125. ldr r0, =GAFR3_U
  126. ldr r1, =CONFIG_SYS_GAFR3_U_VAL
  127. str r1, [r0]
  128. ldr r0, =PSSR /* enable GPIO pins */
  129. ldr r1, =CONFIG_SYS_PSSR_VAL
  130. str r1, [r0]
  131. /* ---------------------------------------------------------------- */
  132. /* Enable memory interface */
  133. /* */
  134. /* The sequence below is based on the recommended init steps */
  135. /* detailed in the Intel PXA250 Operating Systems Developers Guide, */
  136. /* Chapter 10. */
  137. /* ---------------------------------------------------------------- */
  138. /* ---------------------------------------------------------------- */
  139. /* Step 1: Wait for at least 200 microsedonds to allow internal */
  140. /* clocks to settle. Only necessary after hard reset... */
  141. /* FIXME: can be optimized later */
  142. /* ---------------------------------------------------------------- */
  143. ldr r3, =OSCR /* reset the OS Timer Count to zero */
  144. mov r2, #0
  145. str r2, [r3]
  146. ldr r4, =0x300 /* really 0x2E1 is about 200usec, */
  147. /* so 0x300 should be plenty */
  148. 1:
  149. ldr r2, [r3]
  150. cmp r4, r2
  151. bgt 1b
  152. mem_init:
  153. ldr r1, =MEMC_BASE /* get memory controller base addr. */
  154. /* ---------------------------------------------------------------- */
  155. /* Step 2a: Initialize Asynchronous static memory controller */
  156. /* ---------------------------------------------------------------- */
  157. /* MSC registers: timing, bus width, mem type */
  158. /* MSC0: nCS(0,1) */
  159. ldr r2, =CONFIG_SYS_MSC0_VAL
  160. str r2, [r1, #MSC0_OFFSET]
  161. ldr r2, [r1, #MSC0_OFFSET] /* read back to ensure */
  162. /* that data latches */
  163. /* MSC1: nCS(2,3) */
  164. ldr r2, =CONFIG_SYS_MSC1_VAL
  165. str r2, [r1, #MSC1_OFFSET]
  166. ldr r2, [r1, #MSC1_OFFSET]
  167. /* MSC2: nCS(4,5) */
  168. ldr r2, =CONFIG_SYS_MSC2_VAL
  169. str r2, [r1, #MSC2_OFFSET]
  170. ldr r2, [r1, #MSC2_OFFSET]
  171. /* ---------------------------------------------------------------- */
  172. /* Step 2b: Initialize Card Interface */
  173. /* ---------------------------------------------------------------- */
  174. /* MECR: Memory Expansion Card Register */
  175. ldr r2, =CONFIG_SYS_MECR_VAL
  176. str r2, [r1, #MECR_OFFSET]
  177. ldr r2, [r1, #MECR_OFFSET]
  178. /* MCMEM0: Card Interface slot 0 timing */
  179. ldr r2, =CONFIG_SYS_MCMEM0_VAL
  180. str r2, [r1, #MCMEM0_OFFSET]
  181. ldr r2, [r1, #MCMEM0_OFFSET]
  182. /* MCMEM1: Card Interface slot 1 timing */
  183. ldr r2, =CONFIG_SYS_MCMEM1_VAL
  184. str r2, [r1, #MCMEM1_OFFSET]
  185. ldr r2, [r1, #MCMEM1_OFFSET]
  186. /* MCATT0: Card Interface Attribute Space Timing, slot 0 */
  187. ldr r2, =CONFIG_SYS_MCATT0_VAL
  188. str r2, [r1, #MCATT0_OFFSET]
  189. ldr r2, [r1, #MCATT0_OFFSET]
  190. /* MCATT1: Card Interface Attribute Space Timing, slot 1 */
  191. ldr r2, =CONFIG_SYS_MCATT1_VAL
  192. str r2, [r1, #MCATT1_OFFSET]
  193. ldr r2, [r1, #MCATT1_OFFSET]
  194. /* MCIO0: Card Interface I/O Space Timing, slot 0 */
  195. ldr r2, =CONFIG_SYS_MCIO0_VAL
  196. str r2, [r1, #MCIO0_OFFSET]
  197. ldr r2, [r1, #MCIO0_OFFSET]
  198. /* MCIO1: Card Interface I/O Space Timing, slot 1 */
  199. ldr r2, =CONFIG_SYS_MCIO1_VAL
  200. str r2, [r1, #MCIO1_OFFSET]
  201. ldr r2, [r1, #MCIO1_OFFSET]
  202. /* ---------------------------------------------------------------- */
  203. /* Step 2c: Write FLYCNFG FIXME: what's that??? */
  204. /* ---------------------------------------------------------------- */
  205. ldr r2, =CONFIG_SYS_FLYCNFG_VAL
  206. str r2, [r1, #FLYCNFG_OFFSET]
  207. str r2, [r1, #FLYCNFG_OFFSET]
  208. /* ---------------------------------------------------------------- */
  209. /* Step 2d: Initialize Timing for Sync Memory (SDCLK0) */
  210. /* ---------------------------------------------------------------- */
  211. /* Before accessing MDREFR we need a valid DRI field, so we set */
  212. /* this to power on defaults + DRI field. */
  213. ldr r4, [r1, #MDREFR_OFFSET]
  214. ldr r2, =0xFFF
  215. bic r4, r4, r2
  216. ldr r3, =CONFIG_SYS_MDREFR_VAL
  217. and r3, r3, r2
  218. orr r4, r4, r3
  219. str r4, [r1, #MDREFR_OFFSET] /* write back MDREFR */
  220. orr r4, r4, #MDREFR_K0RUN
  221. orr r4, r4, #MDREFR_K0DB4
  222. orr r4, r4, #MDREFR_K0FREE
  223. orr r4, r4, #MDREFR_K0DB2
  224. orr r4, r4, #MDREFR_K1DB2
  225. bic r4, r4, #MDREFR_K1FREE
  226. bic r4, r4, #MDREFR_K2FREE
  227. str r4, [r1, #MDREFR_OFFSET] /* write back MDREFR */
  228. ldr r4, [r1, #MDREFR_OFFSET]
  229. /* Note: preserve the mdrefr value in r4 */
  230. /* ---------------------------------------------------------------- */
  231. /* Step 3: Initialize Synchronous Static Memory (Flash/Peripherals) */
  232. /* ---------------------------------------------------------------- */
  233. /* Initialize SXCNFG register. Assert the enable bits */
  234. /* Write SXMRS to cause an MRS command to all enabled banks of */
  235. /* synchronous static memory. Note that SXLCR need not be written */
  236. /* at this time. */
  237. ldr r2, =CONFIG_SYS_SXCNFG_VAL
  238. str r2, [r1, #SXCNFG_OFFSET]
  239. /* ---------------------------------------------------------------- */
  240. /* Step 4: Initialize SDRAM */
  241. /* ---------------------------------------------------------------- */
  242. bic r4, r4, #(MDREFR_K2FREE |MDREFR_K1FREE | MDREFR_K0FREE)
  243. orr r4, r4, #MDREFR_K1RUN
  244. bic r4, r4, #MDREFR_K2DB2
  245. str r4, [r1, #MDREFR_OFFSET]
  246. ldr r4, [r1, #MDREFR_OFFSET]
  247. bic r4, r4, #MDREFR_SLFRSH
  248. str r4, [r1, #MDREFR_OFFSET]
  249. ldr r4, [r1, #MDREFR_OFFSET]
  250. orr r4, r4, #MDREFR_E1PIN
  251. str r4, [r1, #MDREFR_OFFSET]
  252. ldr r4, [r1, #MDREFR_OFFSET]
  253. nop
  254. nop
  255. /* Step 4d: write MDCNFG with MDCNFG:DEx deasserted (set to 0), to */
  256. /* configure but not enable each SDRAM partition pair. */
  257. ldr r4, =CONFIG_SYS_MDCNFG_VAL
  258. bic r4, r4, #(MDCNFG_DE0|MDCNFG_DE1)
  259. bic r4, r4, #(MDCNFG_DE2|MDCNFG_DE3)
  260. str r4, [r1, #MDCNFG_OFFSET] /* write back MDCNFG */
  261. ldr r4, [r1, #MDCNFG_OFFSET]
  262. /* Step 4e: Wait for the clock to the SDRAMs to stabilize, */
  263. /* 100..200 µsec. */
  264. ldr r3, =OSCR /* reset the OS Timer Count to zero */
  265. mov r2, #0
  266. str r2, [r3]
  267. ldr r4, =0x300 /* really 0x2E1 is about 200usec, */
  268. /* so 0x300 should be plenty */
  269. 1:
  270. ldr r2, [r3]
  271. cmp r4, r2
  272. bgt 1b
  273. /* Step 4f: Trigger a number (usually 8) refresh cycles by */
  274. /* attempting non-burst read or write accesses to disabled */
  275. /* SDRAM, as commonly specified in the power up sequence */
  276. /* documented in SDRAM data sheets. The address(es) used */
  277. /* for this purpose must not be cacheable. */
  278. ldr r3, =CONFIG_SYS_DRAM_BASE
  279. str r2, [r3]
  280. str r2, [r3]
  281. str r2, [r3]
  282. str r2, [r3]
  283. str r2, [r3]
  284. str r2, [r3]
  285. str r2, [r3]
  286. str r2, [r3]
  287. /* Step 4g: Write MDCNFG with enable bits asserted */
  288. /* (MDCNFG:DEx set to 1). */
  289. ldr r3, [r1, #MDCNFG_OFFSET]
  290. mov r4, r3
  291. orr r3, r3, #MDCNFG_DE0
  292. str r3, [r1, #MDCNFG_OFFSET]
  293. mov r0, r3
  294. /* Step 4h: Write MDMRS. */
  295. ldr r2, =CONFIG_SYS_MDMRS_VAL
  296. str r2, [r1, #MDMRS_OFFSET]
  297. /* enable APD */
  298. ldr r3, [r1, #MDREFR_OFFSET]
  299. orr r3, r3, #MDREFR_APD
  300. str r3, [r1, #MDREFR_OFFSET]
  301. /* We are finished with Intel's memory controller initialisation */
  302. setvoltage:
  303. mov r10, lr
  304. bl initPXAvoltage /* In case the board is rebooting with a */
  305. mov lr, r10 /* low voltage raise it up to a good one. */
  306. #if 1
  307. b initirqs
  308. #endif
  309. wakeup:
  310. /* Are we waking from sleep? */
  311. ldr r0, =RCSR
  312. ldr r1, [r0]
  313. and r1, r1, #(RCSR_GPR | RCSR_SMR | RCSR_WDR | RCSR_HWR)
  314. str r1, [r0]
  315. teq r1, #RCSR_SMR
  316. bne initirqs
  317. ldr r0, =PSSR
  318. mov r1, #PSSR_PH
  319. str r1, [r0]
  320. /* if so, resume at PSPR */
  321. ldr r0, =PSPR
  322. ldr r1, [r0]
  323. mov pc, r1
  324. /* ---------------------------------------------------------------- */
  325. /* Disable (mask) all interrupts at interrupt controller */
  326. /* ---------------------------------------------------------------- */
  327. initirqs:
  328. mov r1, #0 /* clear int. level register (IRQ, not FIQ) */
  329. ldr r2, =ICLR
  330. str r1, [r2]
  331. ldr r2, =ICMR /* mask all interrupts at the controller */
  332. str r1, [r2]
  333. /* ---------------------------------------------------------------- */
  334. /* Clock initialisation */
  335. /* ---------------------------------------------------------------- */
  336. initclks:
  337. /* Disable the peripheral clocks, and set the core clock frequency */
  338. /* Turn Off on-chip peripheral clocks (except for memory) */
  339. /* for re-configuration. */
  340. ldr r1, =CKEN
  341. ldr r2, =CONFIG_SYS_CKEN
  342. str r2, [r1]
  343. /* ... and write the core clock config register */
  344. ldr r2, =CONFIG_SYS_CCCR
  345. ldr r1, =CCCR
  346. str r2, [r1]
  347. /* Turn on turbo mode */
  348. mrc p14, 0, r2, c6, c0, 0
  349. orr r2, r2, #0xB /* Turbo, Fast-Bus, Freq change**/
  350. mcr p14, 0, r2, c6, c0, 0
  351. /* Re-write MDREFR */
  352. ldr r1, =MEMC_BASE
  353. ldr r2, [r1, #MDREFR_OFFSET]
  354. str r2, [r1, #MDREFR_OFFSET]
  355. #ifdef RTC
  356. /* enable the 32Khz oscillator for RTC and PowerManager */
  357. ldr r1, =OSCC
  358. mov r2, #OSCC_OON
  359. str r2, [r1]
  360. /* NOTE: spin here until OSCC.OOK get set, meaning the PLL */
  361. /* has settled. */
  362. 60:
  363. ldr r2, [r1]
  364. ands r2, r2, #1
  365. beq 60b
  366. #else
  367. #error "RTC not defined"
  368. #endif
  369. /* Interrupt init: Mask all interrupts */
  370. ldr r0, =ICMR /* enable no sources */
  371. mov r1, #0
  372. str r1, [r0]
  373. /* FIXME */
  374. #ifdef NODEBUG
  375. /*Disable software and data breakpoints */
  376. mov r0,#0
  377. mcr p15,0,r0,c14,c8,0 /* ibcr0 */
  378. mcr p15,0,r0,c14,c9,0 /* ibcr1 */
  379. mcr p15,0,r0,c14,c4,0 /* dbcon */
  380. /*Enable all debug functionality */
  381. mov r0,#0x80000000
  382. mcr p14,0,r0,c10,c0,0 /* dcsr */
  383. #endif
  384. /* ---------------------------------------------------------------- */
  385. /* End lowlevel_init */
  386. /* ---------------------------------------------------------------- */
  387. endlowlevel_init:
  388. mov pc, lr