tlb.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  30. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  33. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  34. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  35. 0, 0, BOOKE_PAGESZ_4K, 0),
  36. SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  37. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  38. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  39. 0, 0, BOOKE_PAGESZ_4K, 0),
  40. SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  41. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  42. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  43. 0, 0, BOOKE_PAGESZ_4K, 0),
  44. #ifndef CONFIG_TQM_BIGFLASH
  45. /*
  46. * TLB 0, 1: 128M Non-cacheable, guarded
  47. * 0xf8000000 128M FLASH
  48. * Out of reset this entry is only 4K.
  49. */
  50. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  51. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  52. 0, 1, BOOKE_PAGESZ_64M, 1),
  53. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x4000000,
  54. CONFIG_SYS_FLASH_BASE + 0x4000000,
  55. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  56. 0, 0, BOOKE_PAGESZ_64M, 1),
  57. /*
  58. * TLB 2: 256M Non-cacheable, guarded
  59. * 0x80000000 256M PCI1 MEM First half
  60. */
  61. SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,
  62. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  63. 0, 2, BOOKE_PAGESZ_256M, 1),
  64. /*
  65. * TLB 3: 256M Non-cacheable, guarded
  66. * 0x90000000 256M PCI1 MEM Second half
  67. */
  68. SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  69. CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  70. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  71. 0, 3, BOOKE_PAGESZ_256M, 1),
  72. #ifdef CONFIG_PCIE1
  73. /*
  74. * TLB 4: 256M Non-cacheable, guarded
  75. * 0xc0000000 256M PCI express MEM First half
  76. */
  77. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BASE, CONFIG_SYS_PCIE1_MEM_BASE,
  78. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  79. 0, 4, BOOKE_PAGESZ_256M, 1),
  80. /*
  81. * TLB 5: 256M Non-cacheable, guarded
  82. * 0xd0000000 256M PCI express MEM Second half
  83. */
  84. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BASE + 0x10000000,
  85. CONFIG_SYS_PCIE1_MEM_BASE + 0x10000000,
  86. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  87. 0, 5, BOOKE_PAGESZ_256M, 1),
  88. #else /* !CONFIG_PCIE */
  89. /*
  90. * TLB 4: 256M Non-cacheable, guarded
  91. * 0xc0000000 256M Rapid IO MEM First half
  92. */
  93. SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE, CONFIG_SYS_RIO_MEM_BASE,
  94. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  95. 0, 4, BOOKE_PAGESZ_256M, 1),
  96. /*
  97. * TLB 5: 256M Non-cacheable, guarded
  98. * 0xd0000000 256M Rapid IO MEM Second half
  99. */
  100. SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE + 0x10000000,
  101. CONFIG_SYS_RIO_MEM_BASE + 0x10000000,
  102. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  103. 0, 5, BOOKE_PAGESZ_256M, 1),
  104. #endif /* CONFIG_PCIE */
  105. /*
  106. * TLB 6: 64M Non-cacheable, guarded
  107. * 0xe0000000 1M CCSRBAR
  108. * 0xe2000000 16M PCI1 IO
  109. * 0xe3000000 16M CAN and NAND Flash
  110. */
  111. SET_TLB_ENTRY (1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  112. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  113. 0, 6, BOOKE_PAGESZ_64M, 1),
  114. #if defined(CONFIG_TQM8548_AG) || defined (CONFIG_TQM8548_BE)
  115. /*
  116. * TLB 7+8: 2G DDR, cache enabled
  117. * 0x00000000 2G DDR System memory
  118. * Without SPD EEPROM configured DDR, this must be setup manually.
  119. */
  120. SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  121. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  122. 0, 7, BOOKE_PAGESZ_1G, 1),
  123. SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE + 0x40000000,
  124. CONFIG_SYS_DDR_SDRAM_BASE + 0x40000000,
  125. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  126. 0, 8, BOOKE_PAGESZ_1G, 1),
  127. #else
  128. /*
  129. * TLB 7+8: 512M DDR, cache disabled (needed for memory test)
  130. * 0x00000000 512M DDR System memory
  131. * Without SPD EEPROM configured DDR, this must be setup manually.
  132. */
  133. SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  134. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  135. 0, 7, BOOKE_PAGESZ_256M, 1),
  136. SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,
  137. CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,
  138. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  139. 0, 8, BOOKE_PAGESZ_256M, 1),
  140. #endif
  141. #ifdef CONFIG_PCIE1
  142. /*
  143. * TLB 9: 16M Non-cacheable, guarded
  144. * 0xef000000 16M PCI express IO
  145. */
  146. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_IO_BASE, CONFIG_SYS_PCIE1_IO_BASE,
  147. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  148. 0, 9, BOOKE_PAGESZ_16M, 1),
  149. #endif /* CONFIG_PCIE */
  150. #else /* CONFIG_TQM_BIGFLASH */
  151. /*
  152. * TLB 0,1,2,3: 1G Non-cacheable, guarded
  153. * 0xc0000000 1G FLASH
  154. * Out of reset this entry is only 4K.
  155. */
  156. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  157. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  158. 0, 3, BOOKE_PAGESZ_256M, 1),
  159. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x10000000,
  160. CONFIG_SYS_FLASH_BASE + 0x10000000,
  161. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  162. 0, 2, BOOKE_PAGESZ_256M, 1),
  163. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x20000000,
  164. CONFIG_SYS_FLASH_BASE + 0x20000000,
  165. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  166. 0, 1, BOOKE_PAGESZ_256M, 1),
  167. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x30000000,
  168. CONFIG_SYS_FLASH_BASE + 0x30000000,
  169. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  170. 0, 0, BOOKE_PAGESZ_256M, 1),
  171. /*
  172. * TLB 4: 256M Non-cacheable, guarded
  173. * 0x80000000 256M PCI1 MEM First half
  174. */
  175. SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,
  176. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  177. 0, 4, BOOKE_PAGESZ_256M, 1),
  178. /*
  179. * TLB 5: 256M Non-cacheable, guarded
  180. * 0x90000000 256M PCI1 MEM Second half
  181. */
  182. SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  183. CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  184. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  185. 0, 5, BOOKE_PAGESZ_256M, 1),
  186. #ifdef CONFIG_PCIE1
  187. /*
  188. * TLB 6: 256M Non-cacheable, guarded
  189. * 0xc0000000 256M PCI express MEM First half
  190. */
  191. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BASE, CONFIG_SYS_PCIE1_MEM_BASE,
  192. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  193. 0, 6, BOOKE_PAGESZ_256M, 1),
  194. #else /* !CONFIG_PCIE */
  195. /*
  196. * TLB 6: 256M Non-cacheable, guarded
  197. * 0xb0000000 256M Rapid IO MEM First half
  198. */
  199. SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE, CONFIG_SYS_RIO_MEM_BASE,
  200. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  201. 0, 6, BOOKE_PAGESZ_256M, 1),
  202. #endif /* CONFIG_PCIE */
  203. /*
  204. * TLB 7: 64M Non-cacheable, guarded
  205. * 0xa0000000 1M CCSRBAR
  206. * 0xa2000000 16M PCI1 IO
  207. * 0xa3000000 16M CAN and NAND Flash
  208. */
  209. SET_TLB_ENTRY (1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  210. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  211. 0, 7, BOOKE_PAGESZ_64M, 1),
  212. /*
  213. * TLB 8+9: 512M DDR, cache disabled (needed for memory test)
  214. * 0x00000000 512M DDR System memory
  215. * Without SPD EEPROM configured DDR, this must be setup manually.
  216. * Make sure the TLB count at the top of this table is correct.
  217. * Likely it needs to be increased by two for these entries.
  218. */
  219. SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  220. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  221. 0, 8, BOOKE_PAGESZ_256M, 1),
  222. SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,
  223. CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,
  224. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  225. 0, 9, BOOKE_PAGESZ_256M, 1),
  226. #ifdef CONFIG_PCIE1
  227. /*
  228. * TLB 10: 16M Non-cacheable, guarded
  229. * 0xaf000000 16M PCI express IO
  230. */
  231. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_IO_BASE, CONFIG_SYS_PCIE1_IO_BASE,
  232. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  233. 0, 10, BOOKE_PAGESZ_16M, 1),
  234. #endif /* CONFIG_PCIE */
  235. #endif /* CONFIG_TQM_BIGFLASH */
  236. };
  237. int num_tlb_entries = ARRAY_SIZE (tlb_table);