law.c 3.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/fsl_law.h>
  27. #include <asm/mmu.h>
  28. /*
  29. * LAW(Local Access Window) configuration:
  30. *
  31. * Standard mapping:
  32. *
  33. * 0x0000_0000 0x7fff_ffff DDR 2G
  34. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
  35. * 0xc000_0000 0xdfff_ffff RapidIO or PCI express 512M
  36. * 0xe000_0000 0xe000_ffff CCSR 1M
  37. * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
  38. * 0xe300_0000 0xe3ff_ffff CAN and NAND Flash 16M
  39. * 0xef00_0000 0xefff_ffff PCI express IO 16M
  40. * 0xfc00_0000 0xffff_ffff FLASH (boot bank) 128M
  41. *
  42. * Big FLASH mapping:
  43. *
  44. * 0x0000_0000 0x7fff_ffff DDR 2G
  45. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
  46. * 0xa000_0000 0xa000_ffff CCSR 1M
  47. * 0xa200_0000 0xa2ff_ffff PCI1 IO 16M
  48. * 0xa300_0000 0xa3ff_ffff CAN and NAND Flash 16M
  49. * 0xaf00_0000 0xafff_ffff PCI express IO 16M
  50. * 0xb000_0000 0xbfff_ffff RapidIO or PCI express 256M
  51. * 0xc000_0000 0xffff_ffff FLASH (boot bank) 1G
  52. *
  53. * Notes:
  54. * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
  55. * If flash is 8M at default position (last 8M), no LAW needed.
  56. */
  57. #ifdef CONFIG_TQM_BIGFLASH
  58. #define LAW_3_SIZE LAW_SIZE_1G
  59. #define LAW_5_SIZE LAW_SIZE_256M
  60. #else
  61. #define LAW_3_SIZE LAW_SIZE_128M
  62. #define LAW_5_SIZE LAW_SIZE_512M
  63. #endif
  64. struct law_entry law_table[] = {
  65. SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_2G, LAW_TRGT_IF_DDR),
  66. SET_LAW(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI),
  67. SET_LAW(CONFIG_SYS_LBC_FLASH_BASE, LAW_3_SIZE, LAW_TRGT_IF_LBC),
  68. SET_LAW(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI),
  69. #ifdef CONFIG_PCIE1
  70. SET_LAW(CONFIG_SYS_PCIE1_MEM_BASE, LAW_5_SIZE, LAW_TRGT_IF_PCIE_1),
  71. #else /* !CONFIG_PCIE1 */
  72. SET_LAW(CONFIG_SYS_RIO_MEM_BASE, LAW_5_SIZE, LAW_TRGT_IF_RIO),
  73. #endif /* CONFIG_PCIE1 */
  74. #if defined(CONFIG_CAN_DRIVER) || defined(CONFIG_NAND)
  75. SET_LAW(CONFIG_SYS_CAN_BASE, LAW_SIZE_16M, LAW_TRGT_IF_LBC),
  76. #endif /* CONFIG_CAN_DRIVER || CONFIG_NAND */
  77. #ifdef CONFIG_PCIE1
  78. SET_LAW(CONFIG_SYS_PCIE1_IO_BASE, LAW_SIZE_16M, LAW_TRGT_IF_PCIE_1),
  79. #endif /* CONFIG_PCIE */
  80. };
  81. int num_law_entries = ARRAY_SIZE (law_table);