lowlevel_init.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * Board specific setup info
  3. *
  4. * (C) Copyright 2003
  5. * Texas Instruments, <www.ti.com>
  6. *
  7. * -- Some bits of code used from rrload's head_OMAP1510.s --
  8. * Copyright (C) 2002 RidgeRun, Inc.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <config.h>
  29. #include <version.h>
  30. #if defined(CONFIG_OMAP1510)
  31. #include <./configs/omap1510.h>
  32. #endif
  33. #define OMAP1510_CLKS ((1<<EN_XORPCK)|(1<<EN_PERCK)|(1<<EN_TIMCK)|(1<<EN_GPIOCK))
  34. _TEXT_BASE:
  35. .word TEXT_BASE /* sdram load addr from config.mk */
  36. .globl lowlevel_init
  37. lowlevel_init:
  38. /*
  39. * Configure 1510 pins functions to match our board.
  40. */
  41. ldr r0, REG_PULL_DWN_CTRL_0
  42. ldr r1, VAL_PULL_DWN_CTRL_0
  43. str r1, [r0]
  44. ldr r0, REG_PULL_DWN_CTRL_1
  45. ldr r1, VAL_PULL_DWN_CTRL_1
  46. str r1, [r0]
  47. ldr r0, REG_PULL_DWN_CTRL_2
  48. ldr r1, VAL_PULL_DWN_CTRL_2
  49. str r1, [r0]
  50. ldr r0, REG_PULL_DWN_CTRL_3
  51. ldr r1, VAL_PULL_DWN_CTRL_3
  52. str r1, [r0]
  53. ldr r0, REG_FUNC_MUX_CTRL_4
  54. ldr r1, VAL_FUNC_MUX_CTRL_4
  55. str r1, [r0]
  56. ldr r0, REG_FUNC_MUX_CTRL_5
  57. ldr r1, VAL_FUNC_MUX_CTRL_5
  58. str r1, [r0]
  59. ldr r0, REG_FUNC_MUX_CTRL_6
  60. ldr r1, VAL_FUNC_MUX_CTRL_6
  61. str r1, [r0]
  62. ldr r0, REG_FUNC_MUX_CTRL_7
  63. ldr r1, VAL_FUNC_MUX_CTRL_7
  64. str r1, [r0]
  65. ldr r0, REG_FUNC_MUX_CTRL_8
  66. ldr r1, VAL_FUNC_MUX_CTRL_8
  67. str r1, [r0]
  68. ldr r0, REG_FUNC_MUX_CTRL_9
  69. ldr r1, VAL_FUNC_MUX_CTRL_9
  70. str r1, [r0]
  71. ldr r0, REG_FUNC_MUX_CTRL_A
  72. ldr r1, VAL_FUNC_MUX_CTRL_A
  73. str r1, [r0]
  74. ldr r0, REG_FUNC_MUX_CTRL_B
  75. ldr r1, VAL_FUNC_MUX_CTRL_B
  76. str r1, [r0]
  77. ldr r0, REG_FUNC_MUX_CTRL_C
  78. ldr r1, VAL_FUNC_MUX_CTRL_C
  79. str r1, [r0]
  80. ldr r0, REG_FUNC_MUX_CTRL_D
  81. ldr r1, VAL_FUNC_MUX_CTRL_D
  82. str r1, [r0]
  83. ldr r0, REG_VOLTAGE_CTRL_0
  84. ldr r1, VAL_VOLTAGE_CTRL_0
  85. str r1, [r0]
  86. ldr r0, REG_TEST_DBG_CTRL_0
  87. ldr r1, VAL_TEST_DBG_CTRL_0
  88. str r1, [r0]
  89. ldr r0, REG_MOD_CONF_CTRL_0
  90. ldr r1, VAL_MOD_CONF_CTRL_0
  91. str r1, [r0]
  92. /* Move to 1510 mode */
  93. ldr r0, REG_COMP_MODE_CTRL_0
  94. ldr r1, VAL_COMP_MODE_CTRL_0
  95. str r1, [r0]
  96. /* Set up Traffic Ctlr*/
  97. ldr r0, REG_TC_IMIF_PRIO
  98. mov r1, #0x0
  99. str r1, [r0]
  100. ldr r0, REG_TC_EMIFS_PRIO
  101. str r1, [r0]
  102. ldr r0, REG_TC_EMIFF_PRIO
  103. str r1, [r0]
  104. ldr r0, REG_TC_EMIFS_CONFIG
  105. ldr r1, [r0]
  106. bic r1, r1, #0x08 /* clear the global power-down enable PDE bit */
  107. bic r1, r1, #0x01 /* write protect flash by clearing the WP bit */
  108. str r1, [r0] /* EMIFS GlB Configuration. (value 0x12 most likely) */
  109. ldr r0, _GPIO_PIN_CONTROL_REG
  110. mov r1,#0
  111. orr r1, r1, #0x0001 /* M_PCM_SYNC */
  112. orr r1, r1, #0x4000 /* IPC_ACTIVE */
  113. strh r1,[r0]
  114. ldr r0, _GPIO_DIR_CONTROL_REG
  115. mov r1,#0
  116. bic r1, r1, #0x0001 /* M_PCM_SYNC */
  117. bic r1, r1, #0x4000 /* IPC_ACTIVE */
  118. strh r1,[r0]
  119. ldr r0, _GPIO_DATA_OUTPUT_REG
  120. mov r1,#0
  121. bic r1, r1, #0x0001 /* M_PCM_SYNC */
  122. orr r1, r1, #0x4000 /* IPC_ACTIVE */
  123. strh r1,[r0]
  124. /* Setup some clock domains */
  125. ldr r1, =OMAP1510_CLKS
  126. ldr r0, REG_ARM_IDLECT2
  127. strh r1, [r0] /* CLKM, Clock domain control. */
  128. mov r1, #0x01 /* PER_EN bit */
  129. ldr r0, REG_ARM_RSTCT2
  130. strh r1, [r0] /* CLKM; Peripheral reset. */
  131. /* Set CLKM to Sync-Scalable */
  132. /* I supposidly need to enable the dsp clock before switching */
  133. mov r1, #0x1000
  134. ldr r0, REG_ARM_SYSST
  135. strh r1, [r0]
  136. mov r0, #0x400
  137. 1:
  138. subs r0, r0, #0x1 /* wait for any bubbles to finish */
  139. bne 1b
  140. ldr r1, VAL_ARM_CKCTL /* use 12Mhz ref, PER must be <= 50Mhz so /2 */
  141. ldr r0, REG_ARM_CKCTL
  142. strh r1, [r0]
  143. /* setup DPLL 1 */
  144. ldr r1, VAL_DPLL1_CTL
  145. ldr r0, REG_DPLL1_CTL
  146. strh r1, [r0]
  147. ands r1, r1, #0x10 /* Check if PLL is enabled. */
  148. beq lock_end /* Do not look for lock if BYPASS selected */
  149. 2:
  150. ldrh r1, [r0]
  151. ands r1, r1, #0x01 /* Check the LOCK bit. */
  152. beq 2b /* ...loop until bit goes hi. */
  153. lock_end:
  154. /* Set memory timings corresponding to the new clock speed */
  155. /* Check execution location to determine current execution location
  156. * and branch to appropriate initialization code.
  157. */
  158. mov r0, #0x10000000 /* Load physical SDRAM base. */
  159. mov r1, pc /* Get current execution location. */
  160. cmp r1, r0 /* Compare. */
  161. bge skip_sdram /* Skip over EMIF-fast initialization if running from SDRAM. */
  162. /*
  163. * Delay for SDRAM initialization.
  164. */
  165. mov r3, #0x1800 /* value should be checked */
  166. 3:
  167. subs r3, r3, #0x1 /* Decrement count */
  168. bne 3b
  169. /*
  170. * Set SDRAM control values. Disable refresh before MRS command.
  171. */
  172. ldr r0, VAL_TC_EMIFF_SDRAM_CONFIG /* get good value */
  173. bic r3, r0, #0xC /* (BIT3|BIT2) ulConfig with auto-refresh disabled. */
  174. orr r3, r3, #0x8000000 /* (BIT27) Disable CLK when Power down or Self-Refresh */
  175. orr r3, r3, #0x4000000 /* BIT26 Power Down Enable */
  176. ldr r2, REG_TC_EMIFF_SDRAM_CONFIG /* Point to configuration register. */
  177. str r3, [r2] /* Store the passed value with AR disabled. */
  178. ldr r1, VAL_TC_EMIFF_MRS /* get MRS value */
  179. ldr r2, REG_TC_EMIFF_MRS /* Point to MRS register. */
  180. str r1, [r2] /* Store the passed value.*/
  181. ldr r2, REG_TC_EMIFF_SDRAM_CONFIG /* Point to configuration register. */
  182. str r0, [r2] /* Store the passed value. */
  183. /*
  184. * Delay for SDRAM initialization.
  185. */
  186. mov r3, #0x1800
  187. 4:
  188. subs r3, r3, #1 /* Decrement count. */
  189. bne 4b
  190. skip_sdram:
  191. /* slow interface */
  192. ldr r1, VAL_TC_EMIFS_CS0_CONFIG
  193. ldr r0, REG_TC_EMIFS_CS0_CONFIG
  194. str r1, [r0] /* Chip Select 0 */
  195. ldr r1, VAL_TC_EMIFS_CS1_CONFIG
  196. ldr r0, REG_TC_EMIFS_CS1_CONFIG
  197. str r1, [r0] /* Chip Select 1 */
  198. ldr r1, VAL_TC_EMIFS_CS2_CONFIG
  199. ldr r0, REG_TC_EMIFS_CS2_CONFIG
  200. str r1, [r0] /* Chip Select 2 */
  201. ldr r1, VAL_TC_EMIFS_CS3_CONFIG
  202. ldr r0, REG_TC_EMIFS_CS3_CONFIG
  203. str r1, [r0] /* Chip Select 3 */
  204. /* back to arch calling code */
  205. mov pc, lr
  206. /* the literal pools origin */
  207. .ltorg
  208. /* OMAP configuration registers */
  209. REG_FUNC_MUX_CTRL_0: /* 32 bits */
  210. .word 0xfffe1000
  211. REG_FUNC_MUX_CTRL_1: /* 32 bits */
  212. .word 0xfffe1004
  213. REG_FUNC_MUX_CTRL_2: /* 32 bits */
  214. .word 0xfffe1008
  215. REG_COMP_MODE_CTRL_0: /* 32 bits */
  216. .word 0xfffe100c
  217. REG_FUNC_MUX_CTRL_3: /* 32 bits */
  218. .word 0xfffe1010
  219. REG_FUNC_MUX_CTRL_4: /* 32 bits */
  220. .word 0xfffe1014
  221. REG_FUNC_MUX_CTRL_5: /* 32 bits */
  222. .word 0xfffe1018
  223. REG_FUNC_MUX_CTRL_6: /* 32 bits */
  224. .word 0xfffe101c
  225. REG_FUNC_MUX_CTRL_7: /* 32 bits */
  226. .word 0xfffe1020
  227. REG_FUNC_MUX_CTRL_8: /* 32 bits */
  228. .word 0xfffe1024
  229. REG_FUNC_MUX_CTRL_9: /* 32 bits */
  230. .word 0xfffe1028
  231. REG_FUNC_MUX_CTRL_A: /* 32 bits */
  232. .word 0xfffe102C
  233. REG_FUNC_MUX_CTRL_B: /* 32 bits */
  234. .word 0xfffe1030
  235. REG_FUNC_MUX_CTRL_C: /* 32 bits */
  236. .word 0xfffe1034
  237. REG_FUNC_MUX_CTRL_D: /* 32 bits */
  238. .word 0xfffe1038
  239. REG_PULL_DWN_CTRL_0: /* 32 bits */
  240. .word 0xfffe1040
  241. REG_PULL_DWN_CTRL_1: /* 32 bits */
  242. .word 0xfffe1044
  243. REG_PULL_DWN_CTRL_2: /* 32 bits */
  244. .word 0xfffe1048
  245. REG_PULL_DWN_CTRL_3: /* 32 bits */
  246. .word 0xfffe104c
  247. REG_VOLTAGE_CTRL_0: /* 32 bits */
  248. .word 0xfffe1060
  249. REG_TEST_DBG_CTRL_0: /* 32 bits */
  250. .word 0xfffe1070
  251. REG_MOD_CONF_CTRL_0: /* 32 bits */
  252. .word 0xfffe1080
  253. REG_TC_IMIF_PRIO: /* 32 bits */
  254. .word 0xfffecc00
  255. REG_TC_EMIFS_PRIO: /* 32 bits */
  256. .word 0xfffecc04
  257. REG_TC_EMIFF_PRIO: /* 32 bits */
  258. .word 0xfffecc08
  259. REG_TC_EMIFS_CONFIG: /* 32 bits */
  260. .word 0xfffecc0c
  261. REG_TC_EMIFS_CS0_CONFIG: /* 32 bits */
  262. .word 0xfffecc10
  263. REG_TC_EMIFS_CS1_CONFIG: /* 32 bits */
  264. .word 0xfffecc14
  265. REG_TC_EMIFS_CS2_CONFIG: /* 32 bits */
  266. .word 0xfffecc18
  267. REG_TC_EMIFS_CS3_CONFIG: /* 32 bits */
  268. .word 0xfffecc1c
  269. REG_TC_EMIFF_SDRAM_CONFIG: /* 32 bits */
  270. .word 0xfffecc20
  271. REG_TC_EMIFF_MRS: /* 32 bits */
  272. .word 0xfffecc24
  273. /* MPU clock/reset/power mode control registers */
  274. REG_ARM_CKCTL: /* 16 bits */
  275. .word 0xfffece00
  276. REG_ARM_IDLECT2: /* 16 bits */
  277. .word 0xfffece08
  278. REG_ARM_RSTCT2: /* 16 bits */
  279. .word 0xfffece14
  280. REG_ARM_SYSST: /* 16 bits */
  281. .word 0xfffece18
  282. /* DPLL control registers */
  283. REG_DPLL1_CTL: /* 16 bits */
  284. .word 0xfffecf00
  285. /* identification code register */
  286. REG_IDCODE: /* 32 bits */
  287. .word 0xfffed404
  288. /* SX1 specific */
  289. _GPIO_PIN_CONTROL_REG:
  290. .word GPIO_PIN_CONTROL_REG
  291. _GPIO_DIR_CONTROL_REG:
  292. .word GPIO_DIR_CONTROL_REG
  293. _GPIO_DATA_OUTPUT_REG:
  294. .word GPIO_DATA_OUTPUT_REG
  295. VAL_COMP_MODE_CTRL_0:
  296. .word 0x0000eaef
  297. VAL_FUNC_MUX_CTRL_4:
  298. .word 0x00000000
  299. VAL_FUNC_MUX_CTRL_5:
  300. .word 0x00000000
  301. VAL_FUNC_MUX_CTRL_6:
  302. .word 0x00000001
  303. VAL_FUNC_MUX_CTRL_7:
  304. .word 0x00001000
  305. VAL_FUNC_MUX_CTRL_8:
  306. .word 0x00001240 /*[Knoller] Value of Symbian Image Wing B2*/
  307. VAL_FUNC_MUX_CTRL_9:
  308. .word 0x00201008
  309. VAL_FUNC_MUX_CTRL_A:
  310. .word 0x00001000
  311. VAL_FUNC_MUX_CTRL_B:
  312. .word 0x00000000
  313. VAL_FUNC_MUX_CTRL_C:
  314. .word 0x09008001 /*[Knoller] Value of Symbian Image Wing B2*/
  315. VAL_FUNC_MUX_CTRL_D:
  316. .word 0x00000000
  317. VAL_PULL_DWN_CTRL_0:
  318. .word 0xfffeffff
  319. VAL_PULL_DWN_CTRL_1:
  320. .word 0xd1ffffec
  321. VAL_PULL_DWN_CTRL_2:
  322. .word 0xffa80c5b
  323. VAL_PULL_DWN_CTRL_3:
  324. .word 0xffffc0fe
  325. VAL_VOLTAGE_CTRL_0:
  326. .word 0x00000007
  327. VAL_TEST_DBG_CTRL_0:
  328. /* The OMAP5910 TRM says this register must be 0, but HelenConfRegs
  329. * says to write a 7. Don't know what the right thing is to do, so
  330. * I'm leaving it at 7 since that's what was already here.
  331. */
  332. .word 0x00000007
  333. VAL_MOD_CONF_CTRL_0:
  334. .word 0x0da20000 /*[Knoller] Value of Symbian Image Wing B2*/
  335. VAL_ARM_CKCTL:
  336. .word 0x010D
  337. VAL_DPLL1_CTL:
  338. .word 0x3A33 /*[Hertle] Value of Symbian Image*/
  339. VAL_TC_EMIFS_CS1_CONFIG_PRELIM:
  340. .word 0x00001149
  341. VAL_TC_EMIFS_CS2_CONFIG_PRELIM:
  342. .word 0x00004158
  343. VAL_TC_EMIFS_CS0_CONFIG:
  344. .word 0x00213090 /*[Knoller] Value of Symbian Image Wing B2*/
  345. VAL_TC_EMIFS_CS1_CONFIG:
  346. .word 0x00215070 /*[Knoller] Value of Symbian Image Wing B2*/
  347. VAL_TC_EMIFS_CS2_CONFIG:
  348. .word 0x00001139 /*[Knoller] Value of Symbian Image Wing B2*/
  349. VAL_TC_EMIFS_CS3_CONFIG:
  350. .word 0x00001139 /*[Knoller] Value of Symbian Image Wing B2*/
  351. VAL_TC_EMIFF_SDRAM_CONFIG:
  352. .word 0x0105f0b4 /*[Knoller] Value of Symbian Image Wing B2*/
  353. VAL_TC_EMIFF_MRS:
  354. .word 0x00000027 /*[Knoller] Value of Symbian Image Wing B2*/