tlb.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /*
  2. * (C) Copyright 2008
  3. * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
  4. *
  5. * Copyright 2008 Freescale Semiconductor, Inc.
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/mmu.h>
  30. struct fsl_e_tlb_entry tlb_table[] = {
  31. /* TLB 0 - for temp stack in cache */
  32. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  33. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  34. 0, 0, BOOKE_PAGESZ_4K, 0),
  35. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  39. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  42. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  43. 0, 0, BOOKE_PAGESZ_4K, 0),
  44. /*
  45. * TLB 1: 64M Non-cacheable, guarded
  46. * 0xfc000000 64M FLASH
  47. * Out of reset this entry is only 4K.
  48. */
  49. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  50. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 1, BOOKE_PAGESZ_64M, 1),
  52. /*
  53. * TLB 2: 256M Non-cacheable, guarded
  54. * 0x80000000 256M PCI1 MEM First half
  55. */
  56. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,
  57. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  58. 0, 2, BOOKE_PAGESZ_256M, 1),
  59. /*
  60. * TLB 3: 256M Non-cacheable, guarded
  61. * 0x90000000 256M PCI1 MEM Second half
  62. */
  63. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  64. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  65. 0, 3, BOOKE_PAGESZ_256M, 1),
  66. #if defined(CONFIG_SYS_FPGA_BASE)
  67. /*
  68. * TLB 4: 1M Non-cacheable, guarded
  69. * 0xc0000000 1M FPGA and NAND
  70. */
  71. SET_TLB_ENTRY(1, CONFIG_SYS_FPGA_BASE, CONFIG_SYS_FPGA_BASE,
  72. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  73. 0, 4, BOOKE_PAGESZ_1M, 1),
  74. #endif
  75. /*
  76. * TLB 5: 64M Non-cacheable, guarded
  77. * 0xc8000000 16M LIME GDC framebuffer
  78. * 0xc9fc0000 256K LIME GDC MMIO
  79. * (0xcbfc0000 256K LIME GDC MMIO)
  80. * MMIO is relocatable and could be at 0xcbfc0000
  81. */
  82. SET_TLB_ENTRY(1, CONFIG_SYS_LIME_BASE, CONFIG_SYS_LIME_BASE,
  83. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  84. 0, 5, BOOKE_PAGESZ_64M, 1),
  85. /*
  86. * TLB 6: 64M Non-cacheable, guarded
  87. * 0xe000_0000 1M CCSRBAR
  88. * 0xe200_0000 16M PCI1 IO
  89. */
  90. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  91. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  92. 0, 6, BOOKE_PAGESZ_64M, 1),
  93. #if !defined(CONFIG_SPD_EEPROM)
  94. /*
  95. * TLB 7+8: 512M DDR, cache disabled (needed for memory test)
  96. * 0x00000000 512M DDR System memory
  97. * Without SPD EEPROM configured DDR, this must be setup manually.
  98. * Make sure the TLB count at the top of this table is correct.
  99. * Likely it needs to be increased by two for these entries.
  100. */
  101. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  102. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  103. 0, 7, BOOKE_PAGESZ_256M, 1),
  104. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,
  105. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  106. 0, 8, BOOKE_PAGESZ_256M, 1),
  107. #endif
  108. };
  109. int num_tlb_entries = ARRAY_SIZE(tlb_table);