karef.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * Copyright (C) 2005 Sandburst Corporation
  3. * Travis B. Sawyer
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <config.h>
  24. #include <common.h>
  25. #include <command.h>
  26. #include "karef.h"
  27. #include "karef_version.h"
  28. #include <timestamp.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <spd_sdram.h>
  32. #include <i2c.h>
  33. #include "../common/sb_common.h"
  34. #include "../common/ppc440gx_i2c.h"
  35. #if defined(CONFIG_HAS_ETH0) || defined(CONFIG_HAS_ETH1) || \
  36. defined(CONFIG_HAS_ETH2) || defined(CONFIG_HAS_ETH3)
  37. #include <net.h>
  38. #endif
  39. void fpga_init (void);
  40. KAREF_BOARD_ID_ST board_id_as[] =
  41. {
  42. {"Undefined"}, /* Not specified */
  43. {"Kamino Reference Design"},
  44. {"Reserved"}, /* Reserved for future use */
  45. {"Reserved"}, /* Reserved for future use */
  46. };
  47. KAREF_BOARD_ID_ST ofem_board_id_as[] =
  48. {
  49. {"Undefined"},
  50. {"1x10 + 10x2"},
  51. {"Reserved"},
  52. {"Reserved"},
  53. };
  54. /*************************************************************************
  55. * board_early_init_f
  56. *
  57. * Setup chip selects, initialize the Opto-FPGA, initialize
  58. * interrupt polarity and triggers.
  59. ************************************************************************/
  60. int board_early_init_f (void)
  61. {
  62. ppc440_gpio_regs_t *gpio_regs;
  63. /* Enable GPIO interrupts */
  64. mtsdr(sdr_pfc0, 0x00103E00);
  65. /* Setup access for LEDs, and system topology info */
  66. gpio_regs = (ppc440_gpio_regs_t *)CONFIG_SYS_GPIO_BASE;
  67. gpio_regs->open_drain = SBCOMMON_GPIO_SYS_LEDS;
  68. gpio_regs->tri_state = SBCOMMON_GPIO_DBGLEDS;
  69. /* Turn on all the leds for now */
  70. gpio_regs->out = SBCOMMON_GPIO_LEDS;
  71. /*--------------------------------------------------------------------+
  72. | Initialize EBC CONFIG
  73. +-------------------------------------------------------------------*/
  74. mtebc(xbcfg,
  75. EBC_CFG_LE_UNLOCK | EBC_CFG_PTD_ENABLE |
  76. EBC_CFG_RTC_64PERCLK | EBC_CFG_ATC_PREVIOUS |
  77. EBC_CFG_DTC_PREVIOUS | EBC_CFG_CTC_PREVIOUS |
  78. EBC_CFG_EMC_DEFAULT | EBC_CFG_PME_DISABLE |
  79. EBC_CFG_PR_32);
  80. /*--------------------------------------------------------------------+
  81. | 1/2 MB FLASH. Initialize bank 0 with default values.
  82. +-------------------------------------------------------------------*/
  83. mtebc(pb0ap,
  84. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  85. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  86. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  87. EBC_BXAP_WBF_ENCODE(1)| EBC_BXAP_TH_ENCODE(1) |
  88. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  89. EBC_BXAP_PEN_DISABLED);
  90. mtebc(pb0cr, EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) |
  91. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT);
  92. /*--------------------------------------------------------------------+
  93. | 8KB NVRAM/RTC. Initialize bank 1 with default values.
  94. +-------------------------------------------------------------------*/
  95. mtebc(pb1ap,
  96. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(10) |
  97. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  98. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  99. EBC_BXAP_WBF_ENCODE(1)| EBC_BXAP_TH_ENCODE(1) |
  100. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  101. EBC_BXAP_PEN_DISABLED);
  102. mtebc(pb1cr, EBC_BXCR_BAS_ENCODE(0x48000000) |
  103. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT);
  104. /*--------------------------------------------------------------------+
  105. | Compact Flash, uses 2 Chip Selects (2 & 6)
  106. +-------------------------------------------------------------------*/
  107. mtebc(pb2ap,
  108. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  109. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  110. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  111. EBC_BXAP_WBF_ENCODE(0)| EBC_BXAP_TH_ENCODE(1) |
  112. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  113. EBC_BXAP_PEN_DISABLED);
  114. mtebc(pb2cr, EBC_BXCR_BAS_ENCODE(0xF0000000) |
  115. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_16BIT);
  116. /*--------------------------------------------------------------------+
  117. | KaRef Scan FPGA. Initialize bank 3 with default values.
  118. +-------------------------------------------------------------------*/
  119. mtebc(pb5ap,
  120. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  121. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  122. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  123. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  124. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  125. mtebc(pb5cr, EBC_BXCR_BAS_ENCODE(0x48200000) |
  126. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  127. /*--------------------------------------------------------------------+
  128. | MAC A & B for Kamino. OFEM FPGA decodes the addresses
  129. | Initialize bank 4 with default values.
  130. +-------------------------------------------------------------------*/
  131. mtebc(pb4ap,
  132. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  133. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  134. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  135. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  136. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  137. mtebc(pb4cr, EBC_BXCR_BAS_ENCODE(0x48600000) |
  138. EBC_BXCR_BS_2MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  139. /*--------------------------------------------------------------------+
  140. | OFEM FPGA Initialize bank 5 with default values.
  141. +-------------------------------------------------------------------*/
  142. mtebc(pb3ap,
  143. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  144. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  145. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  146. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  147. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  148. mtebc(pb3cr, EBC_BXCR_BAS_ENCODE(0x48400000) |
  149. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  150. /*--------------------------------------------------------------------+
  151. | Compact Flash, uses 2 Chip Selects (2 & 6)
  152. +-------------------------------------------------------------------*/
  153. mtebc(pb6ap,
  154. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  155. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  156. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  157. EBC_BXAP_WBF_ENCODE(0)| EBC_BXAP_TH_ENCODE(1) |
  158. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  159. EBC_BXAP_PEN_DISABLED);
  160. mtebc(pb6cr, EBC_BXCR_BAS_ENCODE(0xF0100000) |
  161. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_16BIT);
  162. /*--------------------------------------------------------------------+
  163. | BME-32. Initialize bank 7 with default values.
  164. +-------------------------------------------------------------------*/
  165. mtebc(pb7ap,
  166. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  167. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  168. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  169. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  170. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  171. mtebc(pb7cr, EBC_BXCR_BAS_ENCODE(0x48500000) |
  172. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  173. /*--------------------------------------------------------------------+
  174. * Setup the interrupt controller polarities, triggers, etc.
  175. +-------------------------------------------------------------------*/
  176. /*
  177. * Because of the interrupt handling rework to handle 440GX interrupts
  178. * with the common code, we needed to change names of the UIC registers.
  179. * Here the new relationship:
  180. *
  181. * U-Boot name 440GX name
  182. * -----------------------
  183. * UIC0 UICB0
  184. * UIC1 UIC0
  185. * UIC2 UIC1
  186. * UIC3 UIC2
  187. */
  188. mtdcr (uic1sr, 0xffffffff); /* clear all */
  189. mtdcr (uic1er, 0x00000000); /* disable all */
  190. mtdcr (uic1cr, 0x00000000); /* all non- critical */
  191. mtdcr (uic1pr, 0xfffffe03); /* polarity */
  192. mtdcr (uic1tr, 0x01c00000); /* trigger edge vs level */
  193. mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  194. mtdcr (uic1sr, 0xffffffff); /* clear all */
  195. mtdcr (uic2sr, 0xffffffff); /* clear all */
  196. mtdcr (uic2er, 0x00000000); /* disable all */
  197. mtdcr (uic2cr, 0x00000000); /* all non-critical */
  198. mtdcr (uic2pr, 0xffffc8ff); /* polarity */
  199. mtdcr (uic2tr, 0x00ff0000); /* trigger edge vs level */
  200. mtdcr (uic2vr, 0x00000001); /* int31 highest, base=0x000 */
  201. mtdcr (uic2sr, 0xffffffff); /* clear all */
  202. mtdcr (uic3sr, 0xffffffff); /* clear all */
  203. mtdcr (uic3er, 0x00000000); /* disable all */
  204. mtdcr (uic3cr, 0x00000000); /* all non-critical */
  205. mtdcr (uic3pr, 0xffff83ff); /* polarity */
  206. mtdcr (uic3tr, 0x00ff8c0f); /* trigger edge vs level */
  207. mtdcr (uic3vr, 0x00000001); /* int31 highest, base=0x000 */
  208. mtdcr (uic3sr, 0xffffffff); /* clear all */
  209. mtdcr (uic0sr, 0xfc000000); /* clear all */
  210. mtdcr (uic0er, 0x00000000); /* disable all */
  211. mtdcr (uic0cr, 0x00000000); /* all non-critical */
  212. mtdcr (uic0pr, 0xfc000000);
  213. mtdcr (uic0tr, 0x00000000);
  214. mtdcr (uic0vr, 0x00000001);
  215. fpga_init();
  216. return 0;
  217. }
  218. /*************************************************************************
  219. * checkboard
  220. *
  221. * Dump pertinent info to the console
  222. ************************************************************************/
  223. int checkboard (void)
  224. {
  225. sys_info_t sysinfo;
  226. unsigned char brd_rev, brd_id;
  227. unsigned short sernum;
  228. unsigned char scan_rev, scan_id, ofem_rev=0, ofem_id=0;
  229. unsigned char ofem_brd_rev, ofem_brd_id;
  230. KAREF_FPGA_REGS_ST *karef_ps;
  231. OFEM_FPGA_REGS_ST *ofem_ps;
  232. karef_ps = (KAREF_FPGA_REGS_ST *)CONFIG_SYS_KAREF_FPGA_BASE;
  233. ofem_ps = (OFEM_FPGA_REGS_ST *)CONFIG_SYS_OFEM_FPGA_BASE;
  234. scan_id = (unsigned char)((karef_ps->revision_ul &
  235. SAND_HAL_KA_SC_SCAN_REVISION_IDENTIFICATION_MASK)
  236. >> SAND_HAL_KA_SC_SCAN_REVISION_IDENTIFICATION_SHIFT);
  237. scan_rev = (unsigned char)((karef_ps->revision_ul & SAND_HAL_KA_SC_SCAN_REVISION_REVISION_MASK)
  238. >> SAND_HAL_KA_SC_SCAN_REVISION_REVISION_SHIFT);
  239. brd_rev = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_REV_MASK)
  240. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_REV_SHIFT);
  241. brd_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_ID_MASK)
  242. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_ID_SHIFT);
  243. ofem_brd_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_MASK)
  244. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_SHIFT);
  245. ofem_brd_rev = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_REV_MASK)
  246. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_REV_SHIFT);
  247. if (0xF != ofem_brd_id) {
  248. ofem_id = (unsigned char)((ofem_ps->revision_ul &
  249. SAND_HAL_KA_OF_OFEM_REVISION_IDENTIFICATION_MASK)
  250. >> SAND_HAL_KA_OF_OFEM_REVISION_IDENTIFICATION_SHIFT);
  251. ofem_rev = (unsigned char)((ofem_ps->revision_ul &
  252. SAND_HAL_KA_OF_OFEM_REVISION_REVISION_MASK)
  253. >> SAND_HAL_KA_OF_OFEM_REVISION_REVISION_SHIFT);
  254. }
  255. get_sys_info (&sysinfo);
  256. sernum = sbcommon_get_serial_number();
  257. printf ("Board: Sandburst Corporation Kamino Reference Design "
  258. "Serial Number: %d\n", sernum);
  259. printf ("%s\n", KAREF_U_BOOT_REL_STR);
  260. printf ("Built %s %s by %s\n", U_BOOT_DATE, U_BOOT_TIME, BUILDUSER);
  261. if (sbcommon_get_master()) {
  262. printf("Slot 0 - Master\nSlave board");
  263. if (sbcommon_secondary_present())
  264. printf(" present\n");
  265. else
  266. printf(" not detected\n");
  267. } else {
  268. printf("Slot 1 - Slave\n\n");
  269. }
  270. printf ("ScanFPGA ID:\t0x%02X\tRev: 0x%02X\n", scan_id, scan_rev);
  271. printf ("Board Rev:\t0x%02X\tID: 0x%02X\n", brd_rev, brd_id);
  272. if(0xF != ofem_brd_id) {
  273. printf("OFemFPGA ID:\t0x%02X\tRev: 0x%02X\n", ofem_id, ofem_rev);
  274. printf("OFEM Board Rev:\t0x%02X\tID: 0x%02X\n", ofem_brd_id, ofem_brd_rev);
  275. }
  276. /* Fix the ack in the bme 32 */
  277. udelay(5000);
  278. out32(CONFIG_SYS_BME32_BASE + 0x0000000C, 0x00000001);
  279. asm("eieio");
  280. return (0);
  281. }
  282. /*************************************************************************
  283. * misc_init_f
  284. *
  285. * Initialize I2C bus one to gain access to the fans
  286. ************************************************************************/
  287. int misc_init_f (void)
  288. {
  289. /* Turn on i2c bus 1 */
  290. puts ("I2C1: ");
  291. i2c1_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  292. puts ("ready\n");
  293. /* Turn on fans 3 & 4 */
  294. sbcommon_fans();
  295. return (0);
  296. }
  297. /*************************************************************************
  298. * misc_init_r
  299. *
  300. * Do nothing.
  301. ************************************************************************/
  302. int misc_init_r (void)
  303. {
  304. unsigned short sernum;
  305. char envstr[255];
  306. uchar enetaddr[6];
  307. KAREF_FPGA_REGS_ST *karef_ps;
  308. OFEM_FPGA_REGS_ST *ofem_ps;
  309. if(NULL != getenv("secondserial")) {
  310. puts("secondserial is set, switching to second serial port\n");
  311. setenv("stderr", "serial1");
  312. setenv("stdout", "serial1");
  313. setenv("stdin", "serial1");
  314. }
  315. setenv("ubrelver", KAREF_U_BOOT_REL_STR);
  316. memset(envstr, 0, 255);
  317. sprintf (envstr, "Built %s %s by %s",
  318. U_BOOT_DATE, U_BOOT_TIME, BUILDUSER);
  319. setenv("bldstr", envstr);
  320. saveenv();
  321. if( getenv("autorecover")) {
  322. setenv("autorecover", NULL);
  323. saveenv();
  324. sernum = sbcommon_get_serial_number();
  325. printf("\nSetting up environment for automatic filesystem recovery\n");
  326. /*
  327. * Setup default bootargs
  328. */
  329. memset(envstr, 0, 255);
  330. sprintf(envstr, "console=ttyS0,9600 root=/dev/ram0 "
  331. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none idebus=33",
  332. sernum, sernum);
  333. setenv("bootargs", envstr);
  334. /*
  335. * Setup Default boot command
  336. */
  337. setenv("bootcmd", "fatload ide 0 8000000 uimage.karef;"
  338. "fatload ide 0 8100000 pramdisk;"
  339. "bootm 8000000 8100000");
  340. printf("Done. Please type allow the system to continue to boot\n");
  341. }
  342. if( getenv("fakeled")) {
  343. karef_ps = (KAREF_FPGA_REGS_ST *)CONFIG_SYS_KAREF_FPGA_BASE;
  344. ofem_ps = (OFEM_FPGA_REGS_ST *)CONFIG_SYS_OFEM_FPGA_BASE;
  345. ofem_ps->control_ul &= ~SAND_HAL_KA_SC_SCAN_CNTL_FAULT_LED_MASK;
  346. karef_ps->control_ul &= ~SAND_HAL_KA_OF_OFEM_CNTL_FAULT_LED_MASK;
  347. setenv("bootdelay", "-1");
  348. saveenv();
  349. printf("fakeled is set. use 'setenv fakeled ; setenv bootdelay 5 ; saveenv' to recover\n");
  350. }
  351. #ifdef CONFIG_HAS_ETH0
  352. if (!eth_getenv_enetaddr("ethaddr", enetaddr)) {
  353. board_get_enetaddr(0, enetaddr);
  354. eth_setenv_enetaddr("ethaddr", enetaddr);
  355. }
  356. #endif
  357. #ifdef CONFIG_HAS_ETH1
  358. if (!eth_getenv_enetaddr("eth1addr", enetaddr)) {
  359. board_get_enetaddr(1, enetaddr);
  360. eth_setenv_enetaddr("eth1addr", enetaddr);
  361. }
  362. #endif
  363. #ifdef CONFIG_HAS_ETH2
  364. if (!eth_getenv_enetaddr("eth2addr", enetaddr)) {
  365. board_get_enetaddr(2, enetaddr);
  366. eth_setenv_enetaddr("eth2addr", enetaddr);
  367. }
  368. #endif
  369. #ifdef CONFIG_HAS_ETH3
  370. if (!eth_getenv_enetaddr("eth3addr", enetaddr)) {
  371. board_get_enetaddr(3, enetaddr);
  372. eth_setenv_enetaddr("eth3addr", enetaddr);
  373. }
  374. #endif
  375. return (0);
  376. }
  377. /*************************************************************************
  378. * ide_set_reset
  379. ************************************************************************/
  380. #ifdef CONFIG_IDE_RESET
  381. void ide_set_reset(int on)
  382. {
  383. KAREF_FPGA_REGS_ST *karef_ps;
  384. /* TODO: ide reset */
  385. karef_ps = (KAREF_FPGA_REGS_ST *)CONFIG_SYS_KAREF_FPGA_BASE;
  386. if (on) {
  387. karef_ps->reset_ul &= ~SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK;
  388. } else {
  389. karef_ps->reset_ul |= SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK;
  390. }
  391. }
  392. #endif /* CONFIG_IDE_RESET */
  393. /*************************************************************************
  394. * fpga_init
  395. ************************************************************************/
  396. void fpga_init(void)
  397. {
  398. KAREF_FPGA_REGS_ST *karef_ps;
  399. OFEM_FPGA_REGS_ST *ofem_ps;
  400. unsigned char ofem_id;
  401. unsigned long tmp;
  402. /* Ensure we have power all around */
  403. udelay(500);
  404. karef_ps = (KAREF_FPGA_REGS_ST *)CONFIG_SYS_KAREF_FPGA_BASE;
  405. tmp =
  406. SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK |
  407. SAND_HAL_KA_SC_SCAN_RESET_BME_RESET_N_MASK |
  408. SAND_HAL_KA_SC_SCAN_RESET_KA_RESET_N_MASK |
  409. SAND_HAL_KA_SC_SCAN_RESET_SLAVE_RESET_N_MASK |
  410. SAND_HAL_KA_SC_SCAN_RESET_OFEM_RESET_N_MASK |
  411. SAND_HAL_KA_SC_SCAN_RESET_IFE_A_RESET_N_MASK |
  412. SAND_HAL_KA_SC_SCAN_RESET_I2C_MUX1_RESET_N_MASK |
  413. SAND_HAL_KA_SC_SCAN_RESET_PHY0_RESET_N_MASK |
  414. SAND_HAL_KA_SC_SCAN_RESET_PHY1_RESET_N_MASK;
  415. karef_ps->reset_ul = tmp;
  416. /*
  417. * Wait a bit to allow the ofem fpga to get its brains
  418. */
  419. udelay(5000);
  420. /*
  421. * Check to see if the ofem is there
  422. */
  423. ofem_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_MASK)
  424. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_SHIFT);
  425. if(0xF != ofem_id) {
  426. tmp =
  427. SAND_HAL_KA_OF_OFEM_RESET_I2C_MUX0_RESET_N_MASK |
  428. SAND_HAL_KA_OF_OFEM_RESET_LOCH0_RESET_N_MASK |
  429. SAND_HAL_KA_OF_OFEM_RESET_MAC0_RESET_N_MASK;
  430. ofem_ps = (OFEM_FPGA_REGS_ST *)CONFIG_SYS_OFEM_FPGA_BASE;
  431. ofem_ps->reset_ul = tmp;
  432. ofem_ps->control_ul |= 1 < SAND_HAL_KA_OF_OFEM_CNTL_FAULT_LED_SHIFT;
  433. }
  434. karef_ps->control_ul |= 1 << SAND_HAL_KA_SC_SCAN_CNTL_FAULT_LED_SHIFT;
  435. asm("eieio");
  436. return;
  437. }
  438. int karefSetupVars(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  439. {
  440. unsigned short sernum;
  441. char envstr[255];
  442. sernum = sbcommon_get_serial_number();
  443. memset(envstr, 0, 255);
  444. /*
  445. * Setup our ip address
  446. */
  447. sprintf(envstr, "10.100.70.%d", sernum);
  448. setenv("ipaddr", envstr);
  449. /*
  450. * Setup the host ip address
  451. */
  452. setenv("serverip", "10.100.17.10");
  453. /*
  454. * Setup default bootargs
  455. */
  456. memset(envstr, 0, 255);
  457. sprintf(envstr, "console=ttyS0,9600 root=/dev/nfs "
  458. "rw nfsroot=10.100.17.10:/home/metrobox/mbc70.%d "
  459. "nfsaddrs=10.100.70.%d:10.100.17.10:10.100.1.1:"
  460. "255.255.0.0:karef%d.sandburst.com:eth0:none idebus=33",
  461. sernum, sernum, sernum);
  462. setenv("bootargs_nfs", envstr);
  463. setenv("bootargs", envstr);
  464. /*
  465. * Setup CF bootargs
  466. */
  467. memset(envstr, 0, 255);
  468. sprintf(envstr, "console=ttyS0,9600 root=/dev/hda2 "
  469. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none idebus=33",
  470. sernum, sernum);
  471. setenv("bootargs_cf", envstr);
  472. /*
  473. * Setup Default boot command
  474. */
  475. setenv("bootcmd_tftp", "tftp 8000000 uImage.karef;bootm 8000000");
  476. setenv("bootcmd", "tftp 8000000 uImage.karef;bootm 8000000");
  477. /*
  478. * Setup compact flash boot command
  479. */
  480. setenv("bootcmd_cf", "fatload ide 0 8000000 uimage.karef;bootm 8000000");
  481. saveenv();
  482. return(1);
  483. }
  484. int karefRecover(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  485. {
  486. unsigned short sernum;
  487. char envstr[255];
  488. sernum = sbcommon_get_serial_number();
  489. printf("\nSetting up environment for filesystem recovery\n");
  490. /*
  491. * Setup default bootargs
  492. */
  493. memset(envstr, 0, 255);
  494. sprintf(envstr, "console=ttyS0,9600 root=/dev/ram0 "
  495. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none",
  496. sernum, sernum);
  497. setenv("bootargs", envstr);
  498. /*
  499. * Setup Default boot command
  500. */
  501. setenv("bootcmd", "fatload ide 0 8000000 uimage.karef;"
  502. "fatload ide 0 8100000 pramdisk;"
  503. "bootm 8000000 8100000");
  504. printf("Done. Please type boot<cr>.\nWhen the kernel has booted"
  505. " please type fsrecover.sh<cr>\n");
  506. return(1);
  507. }
  508. U_BOOT_CMD(kasetup, 1, 1, karefSetupVars,
  509. "Set environment to factory defaults", NULL);
  510. U_BOOT_CMD(karecover, 1, 1, karefRecover,
  511. "Set environment to allow for fs recovery", NULL);