p3mx.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. /*
  2. * (C) Copyright 2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * Based on original work by
  6. * Roel Loeffen, (C) Copyright 2006 Prodrive B.V.
  7. * Josh Huber, (C) Copyright 2001 Mission Critical Linux, Inc.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. * modifications for the DB64360 eval board based by Ingo.Assmus@keymile.com
  28. * modifications for the cpci750 by reinhard.arlt@esd-electronics.com
  29. * modifications for the P3M750 by roel.loeffen@prodrive.nl
  30. */
  31. /*
  32. * p3m750.c - main board support/init for the Prodrive p3m750/p3m7448.
  33. */
  34. #include <common.h>
  35. #include <74xx_7xx.h>
  36. #include "../../Marvell/include/memory.h"
  37. #include "../../Marvell/include/pci.h"
  38. #include "../../Marvell/include/mv_gen_reg.h"
  39. #include <net.h>
  40. #include <i2c.h>
  41. #include "eth.h"
  42. #include "mpsc.h"
  43. #include "64460.h"
  44. #include "mv_regs.h"
  45. #include "p3mx.h"
  46. DECLARE_GLOBAL_DATA_PTR;
  47. #undef DEBUG
  48. /*#define DEBUG */
  49. #ifdef CONFIG_PCI
  50. #define MAP_PCI
  51. #endif /* of CONFIG_PCI */
  52. #ifdef DEBUG
  53. #define DP(x) x
  54. #else
  55. #define DP(x)
  56. #endif
  57. extern flash_info_t flash_info[];
  58. /* ------------------------------------------------------------------------- */
  59. /* this is the current GT register space location */
  60. /* it starts at CONFIG_SYS_DFL_GT_REGS but moves later to CONFIG_SYS_GT_REGS */
  61. /* Unfortunately, we cant change it while we are in flash, so we initialize it
  62. * to the "final" value. This means that any debug_led calls before
  63. * board_early_init_f wont work right (like in cpu_init_f).
  64. * See also my_remap_gt_regs below. (NTL)
  65. */
  66. void board_prebootm_init (void);
  67. unsigned int INTERNAL_REG_BASE_ADDR = CONFIG_SYS_GT_REGS;
  68. int display_mem_map (void);
  69. void set_led(int);
  70. /* ------------------------------------------------------------------------- */
  71. /*
  72. * This is a version of the GT register space remapping function that
  73. * doesn't touch globals (meaning, it's ok to run from flash.)
  74. *
  75. * Unfortunately, this has the side effect that a writable
  76. * INTERNAL_REG_BASE_ADDR is impossible. Oh well.
  77. */
  78. void my_remap_gt_regs (u32 cur_loc, u32 new_loc)
  79. {
  80. u32 temp;
  81. /* check and see if it's already moved */
  82. temp = in_le32 ((u32 *) (new_loc + INTERNAL_SPACE_DECODE));
  83. if ((temp & 0xffff) == new_loc >> 16)
  84. return;
  85. temp = (in_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE)) &
  86. 0xffff0000) | (new_loc >> 16);
  87. out_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE), temp);
  88. while (GTREGREAD (INTERNAL_SPACE_DECODE) != temp);
  89. }
  90. #ifdef CONFIG_PCI
  91. static void gt_pci_config (void)
  92. {
  93. unsigned int stat;
  94. unsigned int val = 0x00fff864; /* DINK32: BusNum 23:16, DevNum 15:11, */
  95. /* FuncNum 10:8, RegNum 7:2 */
  96. /*
  97. * In PCIX mode devices provide their own bus and device numbers.
  98. * We query the Discovery II's
  99. * config registers by writing ones to the bus and device.
  100. * We then update the Virtual register with the correct value for the
  101. * bus and device.
  102. */
  103. if ((GTREGREAD (PCI_0_MODE) & (BIT4 | BIT5)) != 0) { /* if PCI-X */
  104. GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);
  105. GT_REG_READ (PCI_0_CONFIG_DATA_VIRTUAL_REG, &stat);
  106. GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);
  107. GT_REG_WRITE (PCI_0_CONFIG_DATA_VIRTUAL_REG,
  108. (stat & 0xffff0000) | CONFIG_SYS_PCI_IDSEL);
  109. }
  110. if ((GTREGREAD (PCI_1_MODE) & (BIT4 | BIT5)) != 0) { /* if PCI-X */
  111. GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);
  112. GT_REG_READ (PCI_1_CONFIG_DATA_VIRTUAL_REG, &stat);
  113. GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);
  114. GT_REG_WRITE (PCI_1_CONFIG_DATA_VIRTUAL_REG,
  115. (stat & 0xffff0000) | CONFIG_SYS_PCI_IDSEL);
  116. }
  117. /* Enable master */
  118. PCI_MASTER_ENABLE (0, SELF);
  119. PCI_MASTER_ENABLE (1, SELF);
  120. /* Enable PCI0/1 Mem0 and IO 0 disable all others */
  121. GT_REG_READ (BASE_ADDR_ENABLE, &stat);
  122. stat |= (1 << 11) | (1 << 12) | (1 << 13) | (1 << 16) | (1 << 17) |
  123. (1 << 18);
  124. stat &= ~((1 << 9) | (1 << 10) | (1 << 14) | (1 << 15));
  125. GT_REG_WRITE (BASE_ADDR_ENABLE, stat);
  126. /* ronen:
  127. * add write to pci remap registers for 64460.
  128. * in 64360 when writing to pci base go and overide remap automaticaly,
  129. * in 64460 it doesn't
  130. */
  131. GT_REG_WRITE (PCI_0_IO_BASE_ADDR, CONFIG_SYS_PCI0_IO_SPACE >> 16);
  132. GT_REG_WRITE (PCI_0I_O_ADDRESS_REMAP, CONFIG_SYS_PCI0_IO_SPACE_PCI >> 16);
  133. GT_REG_WRITE (PCI_0_IO_SIZE, (CONFIG_SYS_PCI0_IO_SIZE - 1) >> 16);
  134. GT_REG_WRITE (PCI_0_MEMORY0_BASE_ADDR, CONFIG_SYS_PCI0_MEM_BASE >> 16);
  135. GT_REG_WRITE (PCI_0MEMORY0_ADDRESS_REMAP, CONFIG_SYS_PCI0_MEM_BASE >> 16);
  136. GT_REG_WRITE (PCI_0_MEMORY0_SIZE, (CONFIG_SYS_PCI0_MEM_SIZE - 1) >> 16);
  137. GT_REG_WRITE (PCI_1_IO_BASE_ADDR, CONFIG_SYS_PCI1_IO_SPACE >> 16);
  138. GT_REG_WRITE (PCI_1I_O_ADDRESS_REMAP, CONFIG_SYS_PCI1_IO_SPACE_PCI >> 16);
  139. GT_REG_WRITE (PCI_1_IO_SIZE, (CONFIG_SYS_PCI1_IO_SIZE - 1) >> 16);
  140. GT_REG_WRITE (PCI_1_MEMORY0_BASE_ADDR, CONFIG_SYS_PCI1_MEM_BASE >> 16);
  141. GT_REG_WRITE (PCI_1MEMORY0_ADDRESS_REMAP, CONFIG_SYS_PCI1_MEM_BASE >> 16);
  142. GT_REG_WRITE (PCI_1_MEMORY0_SIZE, (CONFIG_SYS_PCI1_MEM_SIZE - 1) >> 16);
  143. /* PCI interface settings */
  144. /* Timeout set to retry forever */
  145. GT_REG_WRITE (PCI_0TIMEOUT_RETRY, 0x0);
  146. GT_REG_WRITE (PCI_1TIMEOUT_RETRY, 0x0);
  147. /* ronen - enable only CS0 and Internal reg!! */
  148. GT_REG_WRITE (PCI_0BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);
  149. GT_REG_WRITE (PCI_1BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);
  150. /* ronen:
  151. * update the pci internal registers base address.
  152. */
  153. #ifdef MAP_PCI
  154. for (stat = 0; stat <= PCI_HOST1; stat++)
  155. pciWriteConfigReg (stat,
  156. PCI_INTERNAL_REGISTERS_MEMORY_MAPPED_BASE_ADDRESS,
  157. SELF, CONFIG_SYS_GT_REGS);
  158. #endif
  159. }
  160. #endif
  161. /* Setup CPU interface paramaters */
  162. static void gt_cpu_config (void)
  163. {
  164. cpu_t cpu = get_cpu_type ();
  165. ulong tmp;
  166. /* cpu configuration register */
  167. tmp = GTREGREAD (CPU_CONFIGURATION);
  168. /* set the SINGLE_CPU bit see MV64460 */
  169. #ifndef CONFIG_SYS_GT_DUAL_CPU /* SINGLE_CPU seems to cause JTAG problems */
  170. tmp |= CPU_CONF_SINGLE_CPU;
  171. #endif
  172. tmp &= ~CPU_CONF_AACK_DELAY_2;
  173. tmp |= CPU_CONF_DP_VALID;
  174. tmp |= CPU_CONF_AP_VALID;
  175. tmp |= CPU_CONF_PIPELINE;
  176. GT_REG_WRITE (CPU_CONFIGURATION, tmp); /* Marvell (VXWorks) writes 0x20220FF */
  177. /* CPU master control register */
  178. tmp = GTREGREAD (CPU_MASTER_CONTROL);
  179. tmp |= CPU_MAST_CTL_ARB_EN;
  180. if ((cpu == CPU_7400) ||
  181. (cpu == CPU_7410) || (cpu == CPU_7455) || (cpu == CPU_7450)) {
  182. tmp |= CPU_MAST_CTL_CLEAN_BLK;
  183. tmp |= CPU_MAST_CTL_FLUSH_BLK;
  184. } else {
  185. /* cleanblock must be cleared for CPUs
  186. * that do not support this command (603e, 750)
  187. * see Res#1 */
  188. tmp &= ~CPU_MAST_CTL_CLEAN_BLK;
  189. tmp &= ~CPU_MAST_CTL_FLUSH_BLK;
  190. }
  191. GT_REG_WRITE (CPU_MASTER_CONTROL, tmp);
  192. }
  193. /*
  194. * board_early_init_f.
  195. *
  196. * set up gal. device mappings, etc.
  197. */
  198. int board_early_init_f (void)
  199. {
  200. /* set up the GT the way the kernel wants it
  201. * the call to move the GT register space will obviously
  202. * fail if it has already been done, but we're going to assume
  203. * that if it's not at the power-on location, it's where we put
  204. * it last time. (huber)
  205. */
  206. my_remap_gt_regs (CONFIG_SYS_DFL_GT_REGS, CONFIG_SYS_GT_REGS);
  207. #ifdef CONFIG_PCI
  208. gt_pci_config ();
  209. #endif
  210. /* mask all external interrupt sources */
  211. GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_LOW, 0);
  212. GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_HIGH, 0);
  213. /* new in >MV6436x */
  214. GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_LOW, 0);
  215. GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_HIGH, 0);
  216. /* --------------------- */
  217. GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);
  218. GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);
  219. GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);
  220. GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);
  221. /* Device and Boot bus settings
  222. */
  223. memoryMapDeviceSpace(DEVICE0, 0, 0);
  224. GT_REG_WRITE(DEVICE_BANK0PARAMETERS, 0);
  225. memoryMapDeviceSpace(DEVICE1, 0, 0);
  226. GT_REG_WRITE(DEVICE_BANK1PARAMETERS, 0);
  227. memoryMapDeviceSpace(DEVICE2, 0, 0);
  228. GT_REG_WRITE(DEVICE_BANK2PARAMETERS, 0);
  229. memoryMapDeviceSpace(DEVICE3, 0, 0);
  230. GT_REG_WRITE(DEVICE_BANK3PARAMETERS, 0);
  231. GT_REG_WRITE(DEVICE_BOOT_BANK_PARAMETERS, CONFIG_SYS_BOOT_PAR);
  232. gt_cpu_config();
  233. /* MPP setup */
  234. GT_REG_WRITE (MPP_CONTROL0, CONFIG_SYS_MPP_CONTROL_0);
  235. GT_REG_WRITE (MPP_CONTROL1, CONFIG_SYS_MPP_CONTROL_1);
  236. GT_REG_WRITE (MPP_CONTROL2, CONFIG_SYS_MPP_CONTROL_2);
  237. GT_REG_WRITE (MPP_CONTROL3, CONFIG_SYS_MPP_CONTROL_3);
  238. GT_REG_WRITE (GPP_LEVEL_CONTROL, CONFIG_SYS_GPP_LEVEL_CONTROL);
  239. set_led(LED_RED);
  240. return 0;
  241. }
  242. /* various things to do after relocation */
  243. int misc_init_r ()
  244. {
  245. u8 val;
  246. icache_enable ();
  247. #ifdef CONFIG_SYS_L2
  248. l2cache_enable ();
  249. #endif
  250. #ifdef CONFIG_MPSC
  251. mpsc_sdma_init ();
  252. mpsc_init2 ();
  253. #endif
  254. /*
  255. * Enable trickle changing in RTC upon powerup
  256. * No diode, 250 ohm series resistor
  257. */
  258. val = 0xa5;
  259. i2c_write(CONFIG_SYS_I2C_RTC_ADDR, 8, 1, &val, 1);
  260. return 0;
  261. }
  262. int board_early_init_r(void)
  263. {
  264. /* now relocate the debug serial driver */
  265. mpsc_putchar += gd->reloc_off;
  266. mpsc_getchar += gd->reloc_off;
  267. mpsc_test_char += gd->reloc_off;
  268. return 0;
  269. }
  270. void after_reloc (ulong dest_addr, gd_t * gd)
  271. {
  272. memoryMapDeviceSpace (BOOT_DEVICE, CONFIG_SYS_BOOT_SPACE, CONFIG_SYS_BOOT_SIZE);
  273. /* display_mem_map(); */
  274. /* now, jump to the main U-Boot board init code */
  275. set_led(LED_GREEN);
  276. board_init_r (gd, dest_addr);
  277. /* NOTREACHED */
  278. }
  279. /*
  280. * Check Board Identity:
  281. * right now, assume borad type. (there is just one...after all)
  282. */
  283. int checkboard (void)
  284. {
  285. char *s = getenv("serial#");
  286. printf("Board: %s", CONFIG_SYS_BOARD_NAME);
  287. if (s != NULL) {
  288. puts(", serial# ");
  289. puts(s);
  290. }
  291. putc('\n');
  292. return (0);
  293. }
  294. void set_led(int col)
  295. {
  296. int tmp;
  297. int on_pin;
  298. int off_pin;
  299. /* Program Mpp[22] as Gpp[22]
  300. * Program Mpp[23] as Gpp[23]
  301. */
  302. tmp = GTREGREAD(MPP_CONTROL2);
  303. tmp &= 0x00ffffff;
  304. GT_REG_WRITE(MPP_CONTROL2,tmp);
  305. /* Program Gpp[22] and Gpp[23] as output
  306. */
  307. tmp = GTREGREAD(GPP_IO_CONTROL);
  308. tmp |= 0x00C00000;
  309. GT_REG_WRITE(GPP_IO_CONTROL, tmp);
  310. /* Program Gpp[22] and Gpp[23] as active high
  311. */
  312. tmp = GTREGREAD(GPP_LEVEL_CONTROL);
  313. tmp &= 0xff3fffff;
  314. GT_REG_WRITE(GPP_LEVEL_CONTROL, tmp);
  315. switch(col) {
  316. default:
  317. case LED_OFF :
  318. on_pin = 0;
  319. off_pin = ((1 << 23) | (1 << 22));
  320. break;
  321. case LED_RED :
  322. on_pin = (1 << 23);
  323. off_pin = (1 << 22);
  324. break;
  325. case LED_GREEN :
  326. on_pin = (1 << 22);
  327. off_pin = (1 << 23);
  328. break;
  329. case LED_ORANGE :
  330. on_pin = ((1 << 23) | (1 << 22));
  331. off_pin = 0;
  332. break;
  333. }
  334. /* Set output Gpp[22] and Gpp[23]
  335. */
  336. tmp = GTREGREAD(GPP_VALUE);
  337. tmp |= on_pin;
  338. tmp &= ~off_pin;
  339. GT_REG_WRITE(GPP_VALUE, tmp);
  340. }
  341. int display_mem_map (void)
  342. {
  343. int i;
  344. unsigned int base, size, width;
  345. #ifdef CONFIG_PCI
  346. int j;
  347. #endif
  348. /* SDRAM */
  349. printf ("SD (DDR) RAM\n");
  350. for (i = 0; i <= BANK3; i++) {
  351. base = memoryGetBankBaseAddress (i);
  352. size = memoryGetBankSize (i);
  353. if (size != 0)
  354. printf ("BANK%d: base - 0x%08x\tsize - %dM bytes\n",
  355. i, base, size >> 20);
  356. }
  357. #ifdef CONFIG_PCI
  358. /* CPU's PCI windows */
  359. for (i = 0; i <= PCI_HOST1; i++) {
  360. printf ("\nCPU's PCI %d windows\n", i);
  361. base = pciGetSpaceBase (i, PCI_IO);
  362. size = pciGetSpaceSize (i, PCI_IO);
  363. printf (" IO: base - 0x%08x\tsize - %dM bytes\n", base,
  364. size >> 20);
  365. /* ronen currently only first PCI MEM is used 3 */
  366. for (j = 0; j <= PCI_REGION0; j++) {
  367. base = pciGetSpaceBase (i, j);
  368. size = pciGetSpaceSize (i, j);
  369. printf ("MEMORY %d: base - 0x%08x\tsize - %dM bytes\n",
  370. j, base, size >> 20);
  371. }
  372. }
  373. #endif /* of CONFIG_PCI */
  374. /* Bootrom */
  375. base = memoryGetDeviceBaseAddress (BOOT_DEVICE); /* Boot */
  376. size = memoryGetDeviceSize (BOOT_DEVICE);
  377. width = memoryGetDeviceWidth (BOOT_DEVICE) * 8;
  378. printf (" BOOT: base - 0x%08x size - %dM bytes\twidth - %d bits\t- FLASH\n",
  379. base, size >> 20, width);
  380. return (0);
  381. }
  382. /* DRAM check routines copied from gw8260 */
  383. #if defined (CONFIG_SYS_DRAM_TEST)
  384. /*********************************************************************/
  385. /* NAME: move64() - moves a double word (64-bit) */
  386. /* */
  387. /* DESCRIPTION: */
  388. /* this function performs a double word move from the data at */
  389. /* the source pointer to the location at the destination pointer. */
  390. /* */
  391. /* INPUTS: */
  392. /* unsigned long long *src - pointer to data to move */
  393. /* */
  394. /* OUTPUTS: */
  395. /* unsigned long long *dest - pointer to locate to move data */
  396. /* */
  397. /* RETURNS: */
  398. /* None */
  399. /* */
  400. /* RESTRICTIONS/LIMITATIONS: */
  401. /* May cloober fr0. */
  402. /* */
  403. /*********************************************************************/
  404. static void move64 (unsigned long long *src, unsigned long long *dest)
  405. {
  406. asm ("lfd 0, 0(3)\n\t" /* fpr0 = *scr */
  407. "stfd 0, 0(4)" /* *dest = fpr0 */
  408. : : : "fr0"); /* Clobbers fr0 */
  409. return;
  410. }
  411. #if defined (CONFIG_SYS_DRAM_TEST_DATA)
  412. unsigned long long pattern[] = {
  413. 0xaaaaaaaaaaaaaaaaULL,
  414. 0xccccccccccccccccULL,
  415. 0xf0f0f0f0f0f0f0f0ULL,
  416. 0xff00ff00ff00ff00ULL,
  417. 0xffff0000ffff0000ULL,
  418. 0xffffffff00000000ULL,
  419. 0x00000000ffffffffULL,
  420. 0x0000ffff0000ffffULL,
  421. 0x00ff00ff00ff00ffULL,
  422. 0x0f0f0f0f0f0f0f0fULL,
  423. 0x3333333333333333ULL,
  424. 0x5555555555555555ULL
  425. };
  426. /*********************************************************************/
  427. /* NAME: mem_test_data() - test data lines for shorts and opens */
  428. /* */
  429. /* DESCRIPTION: */
  430. /* Tests data lines for shorts and opens by forcing adjacent data */
  431. /* to opposite states. Because the data lines could be routed in */
  432. /* an arbitrary manner the must ensure test patterns ensure that */
  433. /* every case is tested. By using the following series of binary */
  434. /* patterns every combination of adjacent bits is test regardless */
  435. /* of routing. */
  436. /* */
  437. /* ...101010101010101010101010 */
  438. /* ...110011001100110011001100 */
  439. /* ...111100001111000011110000 */
  440. /* ...111111110000000011111111 */
  441. /* */
  442. /* Carrying this out, gives us six hex patterns as follows: */
  443. /* */
  444. /* 0xaaaaaaaaaaaaaaaa */
  445. /* 0xcccccccccccccccc */
  446. /* 0xf0f0f0f0f0f0f0f0 */
  447. /* 0xff00ff00ff00ff00 */
  448. /* 0xffff0000ffff0000 */
  449. /* 0xffffffff00000000 */
  450. /* */
  451. /* The number test patterns will always be given by: */
  452. /* */
  453. /* log(base 2)(number data bits) = log2 (64) = 6 */
  454. /* */
  455. /* To test for short and opens to other signals on our boards. we */
  456. /* simply */
  457. /* test with the 1's complemnt of the paterns as well. */
  458. /* */
  459. /* OUTPUTS: */
  460. /* Displays failing test pattern */
  461. /* */
  462. /* RETURNS: */
  463. /* 0 - Passed test */
  464. /* 1 - Failed test */
  465. /* */
  466. /* RESTRICTIONS/LIMITATIONS: */
  467. /* Assumes only one one SDRAM bank */
  468. /* */
  469. /*********************************************************************/
  470. int mem_test_data (void)
  471. {
  472. unsigned long long *pmem = (unsigned long long *) CONFIG_SYS_MEMTEST_START;
  473. unsigned long long temp64 = 0;
  474. int num_patterns = sizeof (pattern) / sizeof (pattern[0]);
  475. int i;
  476. unsigned int hi, lo;
  477. for (i = 0; i < num_patterns; i++) {
  478. move64 (&(pattern[i]), pmem);
  479. move64 (pmem, &temp64);
  480. /* hi = (temp64>>32) & 0xffffffff; */
  481. /* lo = temp64 & 0xffffffff; */
  482. /* printf("\ntemp64 = 0x%08x%08x", hi, lo); */
  483. hi = (pattern[i] >> 32) & 0xffffffff;
  484. lo = pattern[i] & 0xffffffff;
  485. /* printf("\npattern[%d] = 0x%08x%08x", i, hi, lo); */
  486. if (temp64 != pattern[i]) {
  487. printf ("\n Data Test Failed, pattern 0x%08x%08x",
  488. hi, lo);
  489. return 1;
  490. }
  491. }
  492. return 0;
  493. }
  494. #endif /* CONFIG_SYS_DRAM_TEST_DATA */
  495. #if defined (CONFIG_SYS_DRAM_TEST_ADDRESS)
  496. /*********************************************************************/
  497. /* NAME: mem_test_address() - test address lines */
  498. /* */
  499. /* DESCRIPTION: */
  500. /* This function performs a test to verify that each word im */
  501. /* memory is uniquly addressable. The test sequence is as follows: */
  502. /* */
  503. /* 1) write the address of each word to each word. */
  504. /* 2) verify that each location equals its address */
  505. /* */
  506. /* OUTPUTS: */
  507. /* Displays failing test pattern and address */
  508. /* */
  509. /* RETURNS: */
  510. /* 0 - Passed test */
  511. /* 1 - Failed test */
  512. /* */
  513. /* RESTRICTIONS/LIMITATIONS: */
  514. /* */
  515. /* */
  516. /*********************************************************************/
  517. int mem_test_address (void)
  518. {
  519. volatile unsigned int *pmem =
  520. (volatile unsigned int *) CONFIG_SYS_MEMTEST_START;
  521. const unsigned int size = (CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START) / 4;
  522. unsigned int i;
  523. /* write address to each location */
  524. for (i = 0; i < size; i++)
  525. pmem[i] = i;
  526. /* verify each loaction */
  527. for (i = 0; i < size; i++) {
  528. if (pmem[i] != i) {
  529. printf ("\n Address Test Failed at 0x%x", i);
  530. return 1;
  531. }
  532. }
  533. return 0;
  534. }
  535. #endif /* CONFIG_SYS_DRAM_TEST_ADDRESS */
  536. #if defined (CONFIG_SYS_DRAM_TEST_WALK)
  537. /*********************************************************************/
  538. /* NAME: mem_march() - memory march */
  539. /* */
  540. /* DESCRIPTION: */
  541. /* Marches up through memory. At each location verifies rmask if */
  542. /* read = 1. At each location write wmask if write = 1. Displays */
  543. /* failing address and pattern. */
  544. /* */
  545. /* INPUTS: */
  546. /* volatile unsigned long long * base - start address of test */
  547. /* unsigned int size - number of dwords(64-bit) to test */
  548. /* unsigned long long rmask - read verify mask */
  549. /* unsigned long long wmask - wrtie verify mask */
  550. /* short read - verifies rmask if read = 1 */
  551. /* short write - writes wmask if write = 1 */
  552. /* */
  553. /* OUTPUTS: */
  554. /* Displays failing test pattern and address */
  555. /* */
  556. /* RETURNS: */
  557. /* 0 - Passed test */
  558. /* 1 - Failed test */
  559. /* */
  560. /* RESTRICTIONS/LIMITATIONS: */
  561. /* */
  562. /* */
  563. /*********************************************************************/
  564. int mem_march (volatile unsigned long long *base,
  565. unsigned int size,
  566. unsigned long long rmask,
  567. unsigned long long wmask, short read, short write)
  568. {
  569. unsigned int i;
  570. unsigned long long temp = 0;
  571. unsigned int hitemp, lotemp, himask, lomask;
  572. for (i = 0; i < size; i++) {
  573. if (read != 0) {
  574. /* temp = base[i]; */
  575. move64 ((unsigned long long *) &(base[i]), &temp);
  576. if (rmask != temp) {
  577. hitemp = (temp >> 32) & 0xffffffff;
  578. lotemp = temp & 0xffffffff;
  579. himask = (rmask >> 32) & 0xffffffff;
  580. lomask = rmask & 0xffffffff;
  581. printf ("\n Walking one's test failed: address = 0x%08x," "\n\texpected 0x%08x%08x, found 0x%08x%08x", i << 3, himask, lomask, hitemp, lotemp);
  582. return 1;
  583. }
  584. }
  585. if (write != 0) {
  586. /* base[i] = wmask; */
  587. move64 (&wmask, (unsigned long long *) &(base[i]));
  588. }
  589. }
  590. return 0;
  591. }
  592. #endif /* CONFIG_SYS_DRAM_TEST_WALK */
  593. /*********************************************************************/
  594. /* NAME: mem_test_walk() - a simple walking ones test */
  595. /* */
  596. /* DESCRIPTION: */
  597. /* Performs a walking ones through entire physical memory. The */
  598. /* test uses as series of memory marches, mem_march(), to verify */
  599. /* and write the test patterns to memory. The test sequence is as */
  600. /* follows: */
  601. /* 1) march writing 0000...0001 */
  602. /* 2) march verifying 0000...0001 , writing 0000...0010 */
  603. /* 3) repeat step 2 shifting masks left 1 bit each time unitl */
  604. /* the write mask equals 1000...0000 */
  605. /* 4) march verifying 1000...0000 */
  606. /* The test fails if any of the memory marches return a failure. */
  607. /* */
  608. /* OUTPUTS: */
  609. /* Displays which pass on the memory test is executing */
  610. /* */
  611. /* RETURNS: */
  612. /* 0 - Passed test */
  613. /* 1 - Failed test */
  614. /* */
  615. /* RESTRICTIONS/LIMITATIONS: */
  616. /* */
  617. /* */
  618. /*********************************************************************/
  619. int mem_test_walk (void)
  620. {
  621. unsigned long long mask;
  622. volatile unsigned long long *pmem =
  623. (volatile unsigned long long *) CONFIG_SYS_MEMTEST_START;
  624. const unsigned long size = (CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START) / 8;
  625. unsigned int i;
  626. mask = 0x01;
  627. printf ("Initial Pass");
  628. mem_march (pmem, size, 0x0, 0x1, 0, 1);
  629. printf ("\b\b\b\b\b\b\b\b\b\b\b\b");
  630. printf (" ");
  631. printf (" ");
  632. printf ("\b\b\b\b\b\b\b\b\b\b\b\b");
  633. for (i = 0; i < 63; i++) {
  634. printf ("Pass %2d", i + 2);
  635. if (mem_march (pmem, size, mask, mask << 1, 1, 1) != 0) {
  636. /*printf("mask: 0x%x, pass: %d, ", mask, i); */
  637. return 1;
  638. }
  639. mask = mask << 1;
  640. printf ("\b\b\b\b\b\b\b");
  641. }
  642. printf ("Last Pass");
  643. if (mem_march (pmem, size, 0, mask, 0, 1) != 0) {
  644. /* printf("mask: 0x%x", mask); */
  645. return 1;
  646. }
  647. printf ("\b\b\b\b\b\b\b\b\b");
  648. printf (" ");
  649. printf ("\b\b\b\b\b\b\b\b\b");
  650. return 0;
  651. }
  652. /*********************************************************************/
  653. /* NAME: testdram() - calls any enabled memory tests */
  654. /* */
  655. /* DESCRIPTION: */
  656. /* Runs memory tests if the environment test variables are set to */
  657. /* 'y'. */
  658. /* */
  659. /* INPUTS: */
  660. /* testdramdata - If set to 'y', data test is run. */
  661. /* testdramaddress - If set to 'y', address test is run. */
  662. /* testdramwalk - If set to 'y', walking ones test is run */
  663. /* */
  664. /* OUTPUTS: */
  665. /* None */
  666. /* */
  667. /* RETURNS: */
  668. /* 0 - Passed test */
  669. /* 1 - Failed test */
  670. /* */
  671. /* RESTRICTIONS/LIMITATIONS: */
  672. /* */
  673. /* */
  674. /*********************************************************************/
  675. int testdram (void)
  676. {
  677. char *s;
  678. int rundata = 0;
  679. int runaddress = 0;
  680. int runwalk = 0;
  681. #ifdef CONFIG_SYS_DRAM_TEST_DATA
  682. s = getenv ("testdramdata");
  683. rundata = (s && (*s == 'y')) ? 1 : 0;
  684. #endif
  685. #ifdef CONFIG_SYS_DRAM_TEST_ADDRESS
  686. s = getenv ("testdramaddress");
  687. runaddress = (s && (*s == 'y')) ? 1 : 0;
  688. #endif
  689. #ifdef CONFIG_SYS_DRAM_TEST_WALK
  690. s = getenv ("testdramwalk");
  691. runwalk = (s && (*s == 'y')) ? 1 : 0;
  692. #endif
  693. if ((rundata == 1) || (runaddress == 1) || (runwalk == 1))
  694. printf ("Testing RAM from 0x%08x to 0x%08x ... "
  695. "(don't panic... that will take a moment !!!!)\n",
  696. CONFIG_SYS_MEMTEST_START, CONFIG_SYS_MEMTEST_END);
  697. #ifdef CONFIG_SYS_DRAM_TEST_DATA
  698. if (rundata == 1) {
  699. printf ("Test DATA ... ");
  700. if (mem_test_data () == 1) {
  701. printf ("failed \n");
  702. return 1;
  703. } else
  704. printf ("ok \n");
  705. }
  706. #endif
  707. #ifdef CONFIG_SYS_DRAM_TEST_ADDRESS
  708. if (runaddress == 1) {
  709. printf ("Test ADDRESS ... ");
  710. if (mem_test_address () == 1) {
  711. printf ("failed \n");
  712. return 1;
  713. } else
  714. printf ("ok \n");
  715. }
  716. #endif
  717. #ifdef CONFIG_SYS_DRAM_TEST_WALK
  718. if (runwalk == 1) {
  719. printf ("Test WALKING ONEs ... ");
  720. if (mem_test_walk () == 1) {
  721. printf ("failed \n");
  722. return 1;
  723. } else
  724. printf ("ok \n");
  725. }
  726. #endif
  727. if ((rundata == 1) || (runaddress == 1) || (runwalk == 1))
  728. printf ("passed\n");
  729. return 0;
  730. }
  731. #endif /* CONFIG_SYS_DRAM_TEST */
  732. /* ronen - the below functions are used by the bootm function */
  733. /* - we map the base register to fbe00000 (same mapping as in the LSP) */
  734. /* - we turn off the RX gig dmas - to prevent the dma from overunning */
  735. /* the kernel data areas. */
  736. /* - we diable and invalidate the icache and dcache. */
  737. void my_remap_gt_regs_bootm (u32 cur_loc, u32 new_loc)
  738. {
  739. u32 temp;
  740. temp = in_le32 ((u32 *) (new_loc + INTERNAL_SPACE_DECODE));
  741. if ((temp & 0xffff) == new_loc >> 16)
  742. return;
  743. temp = (in_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE)) &
  744. 0xffff0000) | (new_loc >> 16);
  745. out_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE), temp);
  746. while ((WORD_SWAP (*((volatile unsigned int *) (NONE_CACHEABLE |
  747. new_loc |
  748. (INTERNAL_SPACE_DECODE)))))
  749. != temp);
  750. }