mv_regs.h 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125
  1. /*
  2. * (C) Copyright 2003
  3. * Ingo Assmus <ingo.assmus@keymile.com>
  4. *
  5. * based on - Driver for MV64460X ethernet ports
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /********************************************************************************
  27. * gt64460r.h - GT-64460 Internal registers definition file.
  28. *
  29. * DESCRIPTION:
  30. * None.
  31. *
  32. * DEPENDENCIES:
  33. * None.
  34. *
  35. *******************************************************************************/
  36. #ifndef __INCmv_regsh
  37. #define __INCmv_regsh
  38. #define MV64460
  39. /* Supported by the Atlantis */
  40. #define MV64460_INCLUDE_PCI_1
  41. #define MV64460_INCLUDE_PCI_0_ARBITER
  42. #define MV64460_INCLUDE_PCI_1_ARBITER
  43. #define MV64460_INCLUDE_SNOOP_SUPPORT
  44. #define MV64460_INCLUDE_P2P
  45. #define MV64460_INCLUDE_ETH_PORT_2
  46. #define MV64460_INCLUDE_CPU_MAPPING
  47. #define MV64460_INCLUDE_MPSC
  48. /* Not supported features */
  49. #undef INCLUDE_CNTMR_4_7
  50. #undef INCLUDE_DMA_4_7
  51. /****************************************/
  52. /* Processor Address Space */
  53. /****************************************/
  54. /* DDR SDRAM BAR and size registers */
  55. #define MV64460_CS_0_BASE_ADDR 0x008
  56. #define MV64460_CS_0_SIZE 0x010
  57. #define MV64460_CS_1_BASE_ADDR 0x208
  58. #define MV64460_CS_1_SIZE 0x210
  59. #define MV64460_CS_2_BASE_ADDR 0x018
  60. #define MV64460_CS_2_SIZE 0x020
  61. #define MV64460_CS_3_BASE_ADDR 0x218
  62. #define MV64460_CS_3_SIZE 0x220
  63. /* Devices BAR and size registers */
  64. #define MV64460_DEV_CS0_BASE_ADDR 0x028
  65. #define MV64460_DEV_CS0_SIZE 0x030
  66. #define MV64460_DEV_CS1_BASE_ADDR 0x228
  67. #define MV64460_DEV_CS1_SIZE 0x230
  68. #define MV64460_DEV_CS2_BASE_ADDR 0x248
  69. #define MV64460_DEV_CS2_SIZE 0x250
  70. #define MV64460_DEV_CS3_BASE_ADDR 0x038
  71. #define MV64460_DEV_CS3_SIZE 0x040
  72. #define MV64460_BOOTCS_BASE_ADDR 0x238
  73. #define MV64460_BOOTCS_SIZE 0x240
  74. /* PCI 0 BAR and size registers */
  75. #define MV64460_PCI_0_IO_BASE_ADDR 0x048
  76. #define MV64460_PCI_0_IO_SIZE 0x050
  77. #define MV64460_PCI_0_MEMORY0_BASE_ADDR 0x058
  78. #define MV64460_PCI_0_MEMORY0_SIZE 0x060
  79. #define MV64460_PCI_0_MEMORY1_BASE_ADDR 0x080
  80. #define MV64460_PCI_0_MEMORY1_SIZE 0x088
  81. #define MV64460_PCI_0_MEMORY2_BASE_ADDR 0x258
  82. #define MV64460_PCI_0_MEMORY2_SIZE 0x260
  83. #define MV64460_PCI_0_MEMORY3_BASE_ADDR 0x280
  84. #define MV64460_PCI_0_MEMORY3_SIZE 0x288
  85. /* PCI 1 BAR and size registers */
  86. #define MV64460_PCI_1_IO_BASE_ADDR 0x090
  87. #define MV64460_PCI_1_IO_SIZE 0x098
  88. #define MV64460_PCI_1_MEMORY0_BASE_ADDR 0x0a0
  89. #define MV64460_PCI_1_MEMORY0_SIZE 0x0a8
  90. #define MV64460_PCI_1_MEMORY1_BASE_ADDR 0x0b0
  91. #define MV64460_PCI_1_MEMORY1_SIZE 0x0b8
  92. #define MV64460_PCI_1_MEMORY2_BASE_ADDR 0x2a0
  93. #define MV64460_PCI_1_MEMORY2_SIZE 0x2a8
  94. #define MV64460_PCI_1_MEMORY3_BASE_ADDR 0x2b0
  95. #define MV64460_PCI_1_MEMORY3_SIZE 0x2b8
  96. /* SRAM base address */
  97. #define MV64460_INTEGRATED_SRAM_BASE_ADDR 0x268
  98. /* internal registers space base address */
  99. #define MV64460_INTERNAL_SPACE_BASE_ADDR 0x068
  100. /* Enables the CS , DEV_CS , PCI 0 and PCI 1
  101. windows above */
  102. #define MV64460_BASE_ADDR_ENABLE 0x278
  103. /****************************************/
  104. /* PCI remap registers */
  105. /****************************************/
  106. /* PCI 0 */
  107. #define MV64460_PCI_0_IO_ADDR_REMAP 0x0f0
  108. #define MV64460_PCI_0_MEMORY0_LOW_ADDR_REMAP 0x0f8
  109. #define MV64460_PCI_0_MEMORY0_HIGH_ADDR_REMAP 0x320
  110. #define MV64460_PCI_0_MEMORY1_LOW_ADDR_REMAP 0x100
  111. #define MV64460_PCI_0_MEMORY1_HIGH_ADDR_REMAP 0x328
  112. #define MV64460_PCI_0_MEMORY2_LOW_ADDR_REMAP 0x2f8
  113. #define MV64460_PCI_0_MEMORY2_HIGH_ADDR_REMAP 0x330
  114. #define MV64460_PCI_0_MEMORY3_LOW_ADDR_REMAP 0x300
  115. #define MV64460_PCI_0_MEMORY3_HIGH_ADDR_REMAP 0x338
  116. /* PCI 1 */
  117. #define MV64460_PCI_1_IO_ADDR_REMAP 0x108
  118. #define MV64460_PCI_1_MEMORY0_LOW_ADDR_REMAP 0x110
  119. #define MV64460_PCI_1_MEMORY0_HIGH_ADDR_REMAP 0x340
  120. #define MV64460_PCI_1_MEMORY1_LOW_ADDR_REMAP 0x118
  121. #define MV64460_PCI_1_MEMORY1_HIGH_ADDR_REMAP 0x348
  122. #define MV64460_PCI_1_MEMORY2_LOW_ADDR_REMAP 0x310
  123. #define MV64460_PCI_1_MEMORY2_HIGH_ADDR_REMAP 0x350
  124. #define MV64460_PCI_1_MEMORY3_LOW_ADDR_REMAP 0x318
  125. #define MV64460_PCI_1_MEMORY3_HIGH_ADDR_REMAP 0x358
  126. #define MV64460_CPU_PCI_0_HEADERS_RETARGET_CONTROL 0x3b0
  127. #define MV64460_CPU_PCI_0_HEADERS_RETARGET_BASE 0x3b8
  128. #define MV64460_CPU_PCI_1_HEADERS_RETARGET_CONTROL 0x3c0
  129. #define MV64460_CPU_PCI_1_HEADERS_RETARGET_BASE 0x3c8
  130. #define MV64460_CPU_GE_HEADERS_RETARGET_CONTROL 0x3d0
  131. #define MV64460_CPU_GE_HEADERS_RETARGET_BASE 0x3d8
  132. #define MV64460_CPU_IDMA_HEADERS_RETARGET_CONTROL 0x3e0
  133. #define MV64460_CPU_IDMA_HEADERS_RETARGET_BASE 0x3e8
  134. /****************************************/
  135. /* CPU Control Registers */
  136. /****************************************/
  137. #define MV64460_CPU_CONFIG 0x000
  138. #define MV64460_CPU_MODE 0x120
  139. #define MV64460_CPU_MASTER_CONTROL 0x160
  140. #define MV64460_CPU_CROSS_BAR_CONTROL_LOW 0x150
  141. #define MV64460_CPU_CROSS_BAR_CONTROL_HIGH 0x158
  142. #define MV64460_CPU_CROSS_BAR_TIMEOUT 0x168
  143. /****************************************/
  144. /* SMP RegisterS */
  145. /****************************************/
  146. #define MV64460_SMP_WHO_AM_I 0x200
  147. #define MV64460_SMP_CPU0_DOORBELL 0x214
  148. #define MV64460_SMP_CPU0_DOORBELL_CLEAR 0x21C
  149. #define MV64460_SMP_CPU1_DOORBELL 0x224
  150. #define MV64460_SMP_CPU1_DOORBELL_CLEAR 0x22C
  151. #define MV64460_SMP_CPU0_DOORBELL_MASK 0x234
  152. #define MV64460_SMP_CPU1_DOORBELL_MASK 0x23C
  153. #define MV64460_SMP_SEMAPHOR0 0x244
  154. #define MV64460_SMP_SEMAPHOR1 0x24c
  155. #define MV64460_SMP_SEMAPHOR2 0x254
  156. #define MV64460_SMP_SEMAPHOR3 0x25c
  157. #define MV64460_SMP_SEMAPHOR4 0x264
  158. #define MV64460_SMP_SEMAPHOR5 0x26c
  159. #define MV64460_SMP_SEMAPHOR6 0x274
  160. #define MV64460_SMP_SEMAPHOR7 0x27c
  161. /****************************************/
  162. /* CPU Sync Barrier Register */
  163. /****************************************/
  164. #define MV64460_CPU_0_SYNC_BARRIER_TRIGGER 0x0c0
  165. #define MV64460_CPU_0_SYNC_BARRIER_VIRTUAL 0x0c8
  166. #define MV64460_CPU_1_SYNC_BARRIER_TRIGGER 0x0d0
  167. #define MV64460_CPU_1_SYNC_BARRIER_VIRTUAL 0x0d8
  168. /****************************************/
  169. /* CPU Access Protect */
  170. /****************************************/
  171. #define MV64460_CPU_PROTECT_WINDOW_0_BASE_ADDR 0x180
  172. #define MV64460_CPU_PROTECT_WINDOW_0_SIZE 0x188
  173. #define MV64460_CPU_PROTECT_WINDOW_1_BASE_ADDR 0x190
  174. #define MV64460_CPU_PROTECT_WINDOW_1_SIZE 0x198
  175. #define MV64460_CPU_PROTECT_WINDOW_2_BASE_ADDR 0x1a0
  176. #define MV64460_CPU_PROTECT_WINDOW_2_SIZE 0x1a8
  177. #define MV64460_CPU_PROTECT_WINDOW_3_BASE_ADDR 0x1b0
  178. #define MV64460_CPU_PROTECT_WINDOW_3_SIZE 0x1b8
  179. /****************************************/
  180. /* CPU Error Report */
  181. /****************************************/
  182. #define MV64460_CPU_ERROR_ADDR_LOW 0x070
  183. #define MV64460_CPU_ERROR_ADDR_HIGH 0x078
  184. #define MV64460_CPU_ERROR_DATA_LOW 0x128
  185. #define MV64460_CPU_ERROR_DATA_HIGH 0x130
  186. #define MV64460_CPU_ERROR_PARITY 0x138
  187. #define MV64460_CPU_ERROR_CAUSE 0x140
  188. #define MV64460_CPU_ERROR_MASK 0x148
  189. /****************************************/
  190. /* CPU Interface Debug Registers */
  191. /****************************************/
  192. #define MV64460_PUNIT_SLAVE_DEBUG_LOW 0x360
  193. #define MV64460_PUNIT_SLAVE_DEBUG_HIGH 0x368
  194. #define MV64460_PUNIT_MASTER_DEBUG_LOW 0x370
  195. #define MV64460_PUNIT_MASTER_DEBUG_HIGH 0x378
  196. #define MV64460_PUNIT_MMASK 0x3e4
  197. /****************************************/
  198. /* Integrated SRAM Registers */
  199. /****************************************/
  200. #define MV64460_SRAM_CONFIG 0x380
  201. #define MV64460_SRAM_TEST_MODE 0X3F4
  202. #define MV64460_SRAM_ERROR_CAUSE 0x388
  203. #define MV64460_SRAM_ERROR_ADDR 0x390
  204. #define MV64460_SRAM_ERROR_ADDR_HIGH 0X3F8
  205. #define MV64460_SRAM_ERROR_DATA_LOW 0x398
  206. #define MV64460_SRAM_ERROR_DATA_HIGH 0x3a0
  207. #define MV64460_SRAM_ERROR_DATA_PARITY 0x3a8
  208. /****************************************/
  209. /* SDRAM Configuration */
  210. /****************************************/
  211. #define MV64460_SDRAM_CONFIG 0x1400
  212. #define MV64460_D_UNIT_CONTROL_LOW 0x1404
  213. #define MV64460_D_UNIT_CONTROL_HIGH 0x1424
  214. #define MV64460_D_UNIT_MMASK 0x14B0
  215. #define MV64460_SDRAM_TIMING_CONTROL_LOW 0x1408
  216. #define MV64460_SDRAM_TIMING_CONTROL_HIGH 0x140c
  217. #define MV64460_SDRAM_ADDR_CONTROL 0x1410
  218. #define MV64460_SDRAM_OPEN_PAGES_CONTROL 0x1414
  219. #define MV64460_SDRAM_OPERATION 0x1418
  220. #define MV64460_SDRAM_MODE 0x141c
  221. #define MV64460_EXTENDED_DRAM_MODE 0x1420
  222. #define MV64460_SDRAM_CROSS_BAR_CONTROL_LOW 0x1430
  223. #define MV64460_SDRAM_CROSS_BAR_CONTROL_HIGH 0x1434
  224. #define MV64460_SDRAM_CROSS_BAR_TIMEOUT 0x1438
  225. #define MV64460_SDRAM_ADDR_CTRL_PADS_CALIBRATION 0x14c0
  226. #define MV64460_SDRAM_DATA_PADS_CALIBRATION 0x14c4
  227. /****************************************/
  228. /* SDRAM Error Report */
  229. /****************************************/
  230. #define MV64460_SDRAM_ERROR_DATA_LOW 0x1444
  231. #define MV64460_SDRAM_ERROR_DATA_HIGH 0x1440
  232. #define MV64460_SDRAM_ERROR_ADDR 0x1450
  233. #define MV64460_SDRAM_RECEIVED_ECC 0x1448
  234. #define MV64460_SDRAM_CALCULATED_ECC 0x144c
  235. #define MV64460_SDRAM_ECC_CONTROL 0x1454
  236. #define MV64460_SDRAM_ECC_ERROR_COUNTER 0x1458
  237. /******************************************/
  238. /* Controlled Delay Line (CDL) Registers */
  239. /******************************************/
  240. #define MV64460_DFCDL_CONFIG0 0x1480
  241. #define MV64460_DFCDL_CONFIG1 0x1484
  242. #define MV64460_DLL_WRITE 0x1488
  243. #define MV64460_DLL_READ 0x148c
  244. #define MV64460_SRAM_ADDR 0x1490
  245. #define MV64460_SRAM_DATA0 0x1494
  246. #define MV64460_SRAM_DATA1 0x1498
  247. #define MV64460_SRAM_DATA2 0x149c
  248. #define MV64460_DFCL_PROBE 0x14a0
  249. /******************************************/
  250. /* Debug Registers */
  251. /******************************************/
  252. #define MV64460_DUNIT_DEBUG_LOW 0x1460
  253. #define MV64460_DUNIT_DEBUG_HIGH 0x1464
  254. #define MV64460_DUNIT_MMASK 0X1b40
  255. /****************************************/
  256. /* Device Parameters */
  257. /****************************************/
  258. #define MV64460_DEVICE_BANK0_PARAMETERS 0x45c
  259. #define MV64460_DEVICE_BANK1_PARAMETERS 0x460
  260. #define MV64460_DEVICE_BANK2_PARAMETERS 0x464
  261. #define MV64460_DEVICE_BANK3_PARAMETERS 0x468
  262. #define MV64460_DEVICE_BOOT_BANK_PARAMETERS 0x46c
  263. #define MV64460_DEVICE_INTERFACE_CONTROL 0x4c0
  264. #define MV64460_DEVICE_INTERFACE_CROSS_BAR_CONTROL_LOW 0x4c8
  265. #define MV64460_DEVICE_INTERFACE_CROSS_BAR_CONTROL_HIGH 0x4cc
  266. #define MV64460_DEVICE_INTERFACE_CROSS_BAR_TIMEOUT 0x4c4
  267. /****************************************/
  268. /* Device interrupt registers */
  269. /****************************************/
  270. #define MV64460_DEVICE_INTERRUPT_CAUSE 0x4d0
  271. #define MV64460_DEVICE_INTERRUPT_MASK 0x4d4
  272. #define MV64460_DEVICE_ERROR_ADDR 0x4d8
  273. #define MV64460_DEVICE_ERROR_DATA 0x4dc
  274. #define MV64460_DEVICE_ERROR_PARITY 0x4e0
  275. /****************************************/
  276. /* Device debug registers */
  277. /****************************************/
  278. #define MV64460_DEVICE_DEBUG_LOW 0x4e4
  279. #define MV64460_DEVICE_DEBUG_HIGH 0x4e8
  280. #define MV64460_RUNIT_MMASK 0x4f0
  281. /****************************************/
  282. /* PCI Slave Address Decoding registers */
  283. /****************************************/
  284. #define MV64460_PCI_0_CS_0_BANK_SIZE 0xc08
  285. #define MV64460_PCI_1_CS_0_BANK_SIZE 0xc88
  286. #define MV64460_PCI_0_CS_1_BANK_SIZE 0xd08
  287. #define MV64460_PCI_1_CS_1_BANK_SIZE 0xd88
  288. #define MV64460_PCI_0_CS_2_BANK_SIZE 0xc0c
  289. #define MV64460_PCI_1_CS_2_BANK_SIZE 0xc8c
  290. #define MV64460_PCI_0_CS_3_BANK_SIZE 0xd0c
  291. #define MV64460_PCI_1_CS_3_BANK_SIZE 0xd8c
  292. #define MV64460_PCI_0_DEVCS_0_BANK_SIZE 0xc10
  293. #define MV64460_PCI_1_DEVCS_0_BANK_SIZE 0xc90
  294. #define MV64460_PCI_0_DEVCS_1_BANK_SIZE 0xd10
  295. #define MV64460_PCI_1_DEVCS_1_BANK_SIZE 0xd90
  296. #define MV64460_PCI_0_DEVCS_2_BANK_SIZE 0xd18
  297. #define MV64460_PCI_1_DEVCS_2_BANK_SIZE 0xd98
  298. #define MV64460_PCI_0_DEVCS_3_BANK_SIZE 0xc14
  299. #define MV64460_PCI_1_DEVCS_3_BANK_SIZE 0xc94
  300. #define MV64460_PCI_0_DEVCS_BOOT_BANK_SIZE 0xd14
  301. #define MV64460_PCI_1_DEVCS_BOOT_BANK_SIZE 0xd94
  302. #define MV64460_PCI_0_P2P_MEM0_BAR_SIZE 0xd1c
  303. #define MV64460_PCI_1_P2P_MEM0_BAR_SIZE 0xd9c
  304. #define MV64460_PCI_0_P2P_MEM1_BAR_SIZE 0xd20
  305. #define MV64460_PCI_1_P2P_MEM1_BAR_SIZE 0xda0
  306. #define MV64460_PCI_0_P2P_I_O_BAR_SIZE 0xd24
  307. #define MV64460_PCI_1_P2P_I_O_BAR_SIZE 0xda4
  308. #define MV64460_PCI_0_CPU_BAR_SIZE 0xd28
  309. #define MV64460_PCI_1_CPU_BAR_SIZE 0xda8
  310. #define MV64460_PCI_0_INTERNAL_SRAM_BAR_SIZE 0xe00
  311. #define MV64460_PCI_1_INTERNAL_SRAM_BAR_SIZE 0xe80
  312. #define MV64460_PCI_0_EXPANSION_ROM_BAR_SIZE 0xd2c
  313. #define MV64460_PCI_1_EXPANSION_ROM_BAR_SIZE 0xd9c
  314. #define MV64460_PCI_0_BASE_ADDR_REG_ENABLE 0xc3c
  315. #define MV64460_PCI_1_BASE_ADDR_REG_ENABLE 0xcbc
  316. #define MV64460_PCI_0_CS_0_BASE_ADDR_REMAP 0xc48
  317. #define MV64460_PCI_1_CS_0_BASE_ADDR_REMAP 0xcc8
  318. #define MV64460_PCI_0_CS_1_BASE_ADDR_REMAP 0xd48
  319. #define MV64460_PCI_1_CS_1_BASE_ADDR_REMAP 0xdc8
  320. #define MV64460_PCI_0_CS_2_BASE_ADDR_REMAP 0xc4c
  321. #define MV64460_PCI_1_CS_2_BASE_ADDR_REMAP 0xccc
  322. #define MV64460_PCI_0_CS_3_BASE_ADDR_REMAP 0xd4c
  323. #define MV64460_PCI_1_CS_3_BASE_ADDR_REMAP 0xdcc
  324. #define MV64460_PCI_0_CS_0_BASE_HIGH_ADDR_REMAP 0xF04
  325. #define MV64460_PCI_1_CS_0_BASE_HIGH_ADDR_REMAP 0xF84
  326. #define MV64460_PCI_0_CS_1_BASE_HIGH_ADDR_REMAP 0xF08
  327. #define MV64460_PCI_1_CS_1_BASE_HIGH_ADDR_REMAP 0xF88
  328. #define MV64460_PCI_0_CS_2_BASE_HIGH_ADDR_REMAP 0xF0C
  329. #define MV64460_PCI_1_CS_2_BASE_HIGH_ADDR_REMAP 0xF8C
  330. #define MV64460_PCI_0_CS_3_BASE_HIGH_ADDR_REMAP 0xF10
  331. #define MV64460_PCI_1_CS_3_BASE_HIGH_ADDR_REMAP 0xF90
  332. #define MV64460_PCI_0_DEVCS_0_BASE_ADDR_REMAP 0xc50
  333. #define MV64460_PCI_1_DEVCS_0_BASE_ADDR_REMAP 0xcd0
  334. #define MV64460_PCI_0_DEVCS_1_BASE_ADDR_REMAP 0xd50
  335. #define MV64460_PCI_1_DEVCS_1_BASE_ADDR_REMAP 0xdd0
  336. #define MV64460_PCI_0_DEVCS_2_BASE_ADDR_REMAP 0xd58
  337. #define MV64460_PCI_1_DEVCS_2_BASE_ADDR_REMAP 0xdd8
  338. #define MV64460_PCI_0_DEVCS_3_BASE_ADDR_REMAP 0xc54
  339. #define MV64460_PCI_1_DEVCS_3_BASE_ADDR_REMAP 0xcd4
  340. #define MV64460_PCI_0_DEVCS_BOOTCS_BASE_ADDR_REMAP 0xd54
  341. #define MV64460_PCI_1_DEVCS_BOOTCS_BASE_ADDR_REMAP 0xdd4
  342. #define MV64460_PCI_0_P2P_MEM0_BASE_ADDR_REMAP_LOW 0xd5c
  343. #define MV64460_PCI_1_P2P_MEM0_BASE_ADDR_REMAP_LOW 0xddc
  344. #define MV64460_PCI_0_P2P_MEM0_BASE_ADDR_REMAP_HIGH 0xd60
  345. #define MV64460_PCI_1_P2P_MEM0_BASE_ADDR_REMAP_HIGH 0xde0
  346. #define MV64460_PCI_0_P2P_MEM1_BASE_ADDR_REMAP_LOW 0xd64
  347. #define MV64460_PCI_1_P2P_MEM1_BASE_ADDR_REMAP_LOW 0xde4
  348. #define MV64460_PCI_0_P2P_MEM1_BASE_ADDR_REMAP_HIGH 0xd68
  349. #define MV64460_PCI_1_P2P_MEM1_BASE_ADDR_REMAP_HIGH 0xde8
  350. #define MV64460_PCI_0_P2P_I_O_BASE_ADDR_REMAP 0xd6c
  351. #define MV64460_PCI_1_P2P_I_O_BASE_ADDR_REMAP 0xdec
  352. #define MV64460_PCI_0_CPU_BASE_ADDR_REMAP_LOW 0xd70
  353. #define MV64460_PCI_1_CPU_BASE_ADDR_REMAP_LOW 0xdf0
  354. #define MV64460_PCI_0_CPU_BASE_ADDR_REMAP_HIGH 0xd74
  355. #define MV64460_PCI_1_CPU_BASE_ADDR_REMAP_HIGH 0xdf4
  356. #define MV64460_PCI_0_INTEGRATED_SRAM_BASE_ADDR_REMAP 0xf00
  357. #define MV64460_PCI_1_INTEGRATED_SRAM_BASE_ADDR_REMAP 0xf80
  358. #define MV64460_PCI_0_EXPANSION_ROM_BASE_ADDR_REMAP 0xf38
  359. #define MV64460_PCI_1_EXPANSION_ROM_BASE_ADDR_REMAP 0xfb8
  360. #define MV64460_PCI_0_ADDR_DECODE_CONTROL 0xd3c
  361. #define MV64460_PCI_1_ADDR_DECODE_CONTROL 0xdbc
  362. #define MV64460_PCI_0_HEADERS_RETARGET_CONTROL 0xF40
  363. #define MV64460_PCI_1_HEADERS_RETARGET_CONTROL 0xFc0
  364. #define MV64460_PCI_0_HEADERS_RETARGET_BASE 0xF44
  365. #define MV64460_PCI_1_HEADERS_RETARGET_BASE 0xFc4
  366. #define MV64460_PCI_0_HEADERS_RETARGET_HIGH 0xF48
  367. #define MV64460_PCI_1_HEADERS_RETARGET_HIGH 0xFc8
  368. /***********************************/
  369. /* PCI Control Register Map */
  370. /***********************************/
  371. #define MV64460_PCI_0_DLL_STATUS_AND_COMMAND 0x1d20
  372. #define MV64460_PCI_1_DLL_STATUS_AND_COMMAND 0x1da0
  373. #define MV64460_PCI_0_MPP_PADS_DRIVE_CONTROL 0x1d1C
  374. #define MV64460_PCI_1_MPP_PADS_DRIVE_CONTROL 0x1d9C
  375. #define MV64460_PCI_0_COMMAND 0xc00
  376. #define MV64460_PCI_1_COMMAND 0xc80
  377. #define MV64460_PCI_0_MODE 0xd00
  378. #define MV64460_PCI_1_MODE 0xd80
  379. #define MV64460_PCI_0_RETRY 0xc04
  380. #define MV64460_PCI_1_RETRY 0xc84
  381. #define MV64460_PCI_0_READ_BUFFER_DISCARD_TIMER 0xd04
  382. #define MV64460_PCI_1_READ_BUFFER_DISCARD_TIMER 0xd84
  383. #define MV64460_PCI_0_MSI_TRIGGER_TIMER 0xc38
  384. #define MV64460_PCI_1_MSI_TRIGGER_TIMER 0xcb8
  385. #define MV64460_PCI_0_ARBITER_CONTROL 0x1d00
  386. #define MV64460_PCI_1_ARBITER_CONTROL 0x1d80
  387. #define MV64460_PCI_0_CROSS_BAR_CONTROL_LOW 0x1d08
  388. #define MV64460_PCI_1_CROSS_BAR_CONTROL_LOW 0x1d88
  389. #define MV64460_PCI_0_CROSS_BAR_CONTROL_HIGH 0x1d0c
  390. #define MV64460_PCI_1_CROSS_BAR_CONTROL_HIGH 0x1d8c
  391. #define MV64460_PCI_0_CROSS_BAR_TIMEOUT 0x1d04
  392. #define MV64460_PCI_1_CROSS_BAR_TIMEOUT 0x1d84
  393. #define MV64460_PCI_0_SYNC_BARRIER_TRIGGER_REG 0x1D18
  394. #define MV64460_PCI_1_SYNC_BARRIER_TRIGGER_REG 0x1D98
  395. #define MV64460_PCI_0_SYNC_BARRIER_VIRTUAL_REG 0x1d10
  396. #define MV64460_PCI_1_SYNC_BARRIER_VIRTUAL_REG 0x1d90
  397. #define MV64460_PCI_0_P2P_CONFIG 0x1d14
  398. #define MV64460_PCI_1_P2P_CONFIG 0x1d94
  399. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_0_LOW 0x1e00
  400. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_0_HIGH 0x1e04
  401. #define MV64460_PCI_0_ACCESS_CONTROL_SIZE_0 0x1e08
  402. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_1_LOW 0x1e10
  403. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_1_HIGH 0x1e14
  404. #define MV64460_PCI_0_ACCESS_CONTROL_SIZE_1 0x1e18
  405. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_2_LOW 0x1e20
  406. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_2_HIGH 0x1e24
  407. #define MV64460_PCI_0_ACCESS_CONTROL_SIZE_2 0x1e28
  408. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_3_LOW 0x1e30
  409. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_3_HIGH 0x1e34
  410. #define MV64460_PCI_0_ACCESS_CONTROL_SIZE_3 0x1e38
  411. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_4_LOW 0x1e40
  412. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_4_HIGH 0x1e44
  413. #define MV64460_PCI_0_ACCESS_CONTROL_SIZE_4 0x1e48
  414. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_5_LOW 0x1e50
  415. #define MV64460_PCI_0_ACCESS_CONTROL_BASE_5_HIGH 0x1e54
  416. #define MV64460_PCI_0_ACCESS_CONTROL_SIZE_5 0x1e58
  417. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_0_LOW 0x1e80
  418. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_0_HIGH 0x1e84
  419. #define MV64460_PCI_1_ACCESS_CONTROL_SIZE_0 0x1e88
  420. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_1_LOW 0x1e90
  421. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_1_HIGH 0x1e94
  422. #define MV64460_PCI_1_ACCESS_CONTROL_SIZE_1 0x1e98
  423. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_2_LOW 0x1ea0
  424. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_2_HIGH 0x1ea4
  425. #define MV64460_PCI_1_ACCESS_CONTROL_SIZE_2 0x1ea8
  426. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_3_LOW 0x1eb0
  427. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_3_HIGH 0x1eb4
  428. #define MV64460_PCI_1_ACCESS_CONTROL_SIZE_3 0x1eb8
  429. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_4_LOW 0x1ec0
  430. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_4_HIGH 0x1ec4
  431. #define MV64460_PCI_1_ACCESS_CONTROL_SIZE_4 0x1ec8
  432. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_5_LOW 0x1ed0
  433. #define MV64460_PCI_1_ACCESS_CONTROL_BASE_5_HIGH 0x1ed4
  434. #define MV64460_PCI_1_ACCESS_CONTROL_SIZE_5 0x1ed8
  435. /****************************************/
  436. /* PCI Configuration Access Registers */
  437. /****************************************/
  438. #define MV64460_PCI_0_CONFIG_ADDR 0xcf8
  439. #define MV64460_PCI_0_CONFIG_DATA_VIRTUAL_REG 0xcfc
  440. #define MV64460_PCI_1_CONFIG_ADDR 0xc78
  441. #define MV64460_PCI_1_CONFIG_DATA_VIRTUAL_REG 0xc7c
  442. #define MV64460_PCI_0_INTERRUPT_ACKNOWLEDGE_VIRTUAL_REG 0xc34
  443. #define MV64460_PCI_1_INTERRUPT_ACKNOWLEDGE_VIRTUAL_REG 0xcb4
  444. /****************************************/
  445. /* PCI Error Report Registers */
  446. /****************************************/
  447. #define MV64460_PCI_0_SERR_MASK 0xc28
  448. #define MV64460_PCI_1_SERR_MASK 0xca8
  449. #define MV64460_PCI_0_ERROR_ADDR_LOW 0x1d40
  450. #define MV64460_PCI_1_ERROR_ADDR_LOW 0x1dc0
  451. #define MV64460_PCI_0_ERROR_ADDR_HIGH 0x1d44
  452. #define MV64460_PCI_1_ERROR_ADDR_HIGH 0x1dc4
  453. #define MV64460_PCI_0_ERROR_ATTRIBUTE 0x1d48
  454. #define MV64460_PCI_1_ERROR_ATTRIBUTE 0x1dc8
  455. #define MV64460_PCI_0_ERROR_COMMAND 0x1d50
  456. #define MV64460_PCI_1_ERROR_COMMAND 0x1dd0
  457. #define MV64460_PCI_0_ERROR_CAUSE 0x1d58
  458. #define MV64460_PCI_1_ERROR_CAUSE 0x1dd8
  459. #define MV64460_PCI_0_ERROR_MASK 0x1d5c
  460. #define MV64460_PCI_1_ERROR_MASK 0x1ddc
  461. /****************************************/
  462. /* PCI Debug Registers */
  463. /****************************************/
  464. #define MV64460_PCI_0_MMASK 0X1D24
  465. #define MV64460_PCI_1_MMASK 0X1DA4
  466. /*********************************************/
  467. /* PCI Configuration, Function 0, Registers */
  468. /*********************************************/
  469. #define MV64460_PCI_DEVICE_AND_VENDOR_ID 0x000
  470. #define MV64460_PCI_STATUS_AND_COMMAND 0x004
  471. #define MV64460_PCI_CLASS_CODE_AND_REVISION_ID 0x008
  472. #define MV64460_PCI_BIST_HEADER_TYPE_LATENCY_TIMER_CACHE_LINE 0x00C
  473. #define MV64460_PCI_SCS_0_BASE_ADDR_LOW 0x010
  474. #define MV64460_PCI_SCS_0_BASE_ADDR_HIGH 0x014
  475. #define MV64460_PCI_SCS_1_BASE_ADDR_LOW 0x018
  476. #define MV64460_PCI_SCS_1_BASE_ADDR_HIGH 0x01C
  477. #define MV64460_PCI_INTERNAL_REG_MEM_MAPPED_BASE_ADDR_LOW 0x020
  478. #define MV64460_PCI_INTERNAL_REG_MEM_MAPPED_BASE_ADDR_HIGH 0x024
  479. #define MV64460_PCI_SUBSYSTEM_ID_AND_SUBSYSTEM_VENDOR_ID 0x02c
  480. #define MV64460_PCI_EXPANSION_ROM_BASE_ADDR_REG 0x030
  481. #define MV64460_PCI_CAPABILTY_LIST_POINTER 0x034
  482. #define MV64460_PCI_INTERRUPT_PIN_AND_LINE 0x03C
  483. /* capability list */
  484. #define MV64460_PCI_POWER_MANAGEMENT_CAPABILITY 0x040
  485. #define MV64460_PCI_POWER_MANAGEMENT_STATUS_AND_CONTROL 0x044
  486. #define MV64460_PCI_VPD_ADDR 0x048
  487. #define MV64460_PCI_VPD_DATA 0x04c
  488. #define MV64460_PCI_MSI_MESSAGE_CONTROL 0x050
  489. #define MV64460_PCI_MSI_MESSAGE_ADDR 0x054
  490. #define MV64460_PCI_MSI_MESSAGE_UPPER_ADDR 0x058
  491. #define MV64460_PCI_MSI_MESSAGE_DATA 0x05c
  492. #define MV64460_PCI_X_COMMAND 0x060
  493. #define MV64460_PCI_X_STATUS 0x064
  494. #define MV64460_PCI_COMPACT_PCI_HOT_SWAP 0x068
  495. /***********************************************/
  496. /* PCI Configuration, Function 1, Registers */
  497. /***********************************************/
  498. #define MV64460_PCI_SCS_2_BASE_ADDR_LOW 0x110
  499. #define MV64460_PCI_SCS_2_BASE_ADDR_HIGH 0x114
  500. #define MV64460_PCI_SCS_3_BASE_ADDR_LOW 0x118
  501. #define MV64460_PCI_SCS_3_BASE_ADDR_HIGH 0x11c
  502. #define MV64460_PCI_INTERNAL_SRAM_BASE_ADDR_LOW 0x120
  503. #define MV64460_PCI_INTERNAL_SRAM_BASE_ADDR_HIGH 0x124
  504. /***********************************************/
  505. /* PCI Configuration, Function 2, Registers */
  506. /***********************************************/
  507. #define MV64460_PCI_DEVCS_0_BASE_ADDR_LOW 0x210
  508. #define MV64460_PCI_DEVCS_0_BASE_ADDR_HIGH 0x214
  509. #define MV64460_PCI_DEVCS_1_BASE_ADDR_LOW 0x218
  510. #define MV64460_PCI_DEVCS_1_BASE_ADDR_HIGH 0x21c
  511. #define MV64460_PCI_DEVCS_2_BASE_ADDR_LOW 0x220
  512. #define MV64460_PCI_DEVCS_2_BASE_ADDR_HIGH 0x224
  513. /***********************************************/
  514. /* PCI Configuration, Function 3, Registers */
  515. /***********************************************/
  516. #define MV64460_PCI_DEVCS_3_BASE_ADDR_LOW 0x310
  517. #define MV64460_PCI_DEVCS_3_BASE_ADDR_HIGH 0x314
  518. #define MV64460_PCI_BOOT_CS_BASE_ADDR_LOW 0x318
  519. #define MV64460_PCI_BOOT_CS_BASE_ADDR_HIGH 0x31c
  520. #define MV64460_PCI_CPU_BASE_ADDR_LOW 0x220
  521. #define MV64460_PCI_CPU_BASE_ADDR_HIGH 0x224
  522. /***********************************************/
  523. /* PCI Configuration, Function 4, Registers */
  524. /***********************************************/
  525. #define MV64460_PCI_P2P_MEM0_BASE_ADDR_LOW 0x410
  526. #define MV64460_PCI_P2P_MEM0_BASE_ADDR_HIGH 0x414
  527. #define MV64460_PCI_P2P_MEM1_BASE_ADDR_LOW 0x418
  528. #define MV64460_PCI_P2P_MEM1_BASE_ADDR_HIGH 0x41c
  529. #define MV64460_PCI_P2P_I_O_BASE_ADDR 0x420
  530. #define MV64460_PCI_INTERNAL_REGS_I_O_MAPPED_BASE_ADDR 0x424
  531. /****************************************/
  532. /* Messaging Unit Registers (I20) */
  533. /****************************************/
  534. #define MV64460_I2O_INBOUND_MESSAGE_REG0_PCI_0_SIDE 0x010
  535. #define MV64460_I2O_INBOUND_MESSAGE_REG1_PCI_0_SIDE 0x014
  536. #define MV64460_I2O_OUTBOUND_MESSAGE_REG0_PCI_0_SIDE 0x018
  537. #define MV64460_I2O_OUTBOUND_MESSAGE_REG1_PCI_0_SIDE 0x01C
  538. #define MV64460_I2O_INBOUND_DOORBELL_REG_PCI_0_SIDE 0x020
  539. #define MV64460_I2O_INBOUND_INTERRUPT_CAUSE_REG_PCI_0_SIDE 0x024
  540. #define MV64460_I2O_INBOUND_INTERRUPT_MASK_REG_PCI_0_SIDE 0x028
  541. #define MV64460_I2O_OUTBOUND_DOORBELL_REG_PCI_0_SIDE 0x02C
  542. #define MV64460_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_PCI_0_SIDE 0x030
  543. #define MV64460_I2O_OUTBOUND_INTERRUPT_MASK_REG_PCI_0_SIDE 0x034
  544. #define MV64460_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_0_SIDE 0x040
  545. #define MV64460_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_0_SIDE 0x044
  546. #define MV64460_I2O_QUEUE_CONTROL_REG_PCI_0_SIDE 0x050
  547. #define MV64460_I2O_QUEUE_BASE_ADDR_REG_PCI_0_SIDE 0x054
  548. #define MV64460_I2O_INBOUND_FREE_HEAD_POINTER_REG_PCI_0_SIDE 0x060
  549. #define MV64460_I2O_INBOUND_FREE_TAIL_POINTER_REG_PCI_0_SIDE 0x064
  550. #define MV64460_I2O_INBOUND_POST_HEAD_POINTER_REG_PCI_0_SIDE 0x068
  551. #define MV64460_I2O_INBOUND_POST_TAIL_POINTER_REG_PCI_0_SIDE 0x06C
  552. #define MV64460_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_PCI_0_SIDE 0x070
  553. #define MV64460_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_PCI_0_SIDE 0x074
  554. #define MV64460_I2O_OUTBOUND_POST_HEAD_POINTER_REG_PCI_0_SIDE 0x0F8
  555. #define MV64460_I2O_OUTBOUND_POST_TAIL_POINTER_REG_PCI_0_SIDE 0x0FC
  556. #define MV64460_I2O_INBOUND_MESSAGE_REG0_PCI_1_SIDE 0x090
  557. #define MV64460_I2O_INBOUND_MESSAGE_REG1_PCI_1_SIDE 0x094
  558. #define MV64460_I2O_OUTBOUND_MESSAGE_REG0_PCI_1_SIDE 0x098
  559. #define MV64460_I2O_OUTBOUND_MESSAGE_REG1_PCI_1_SIDE 0x09C
  560. #define MV64460_I2O_INBOUND_DOORBELL_REG_PCI_1_SIDE 0x0A0
  561. #define MV64460_I2O_INBOUND_INTERRUPT_CAUSE_REG_PCI_1_SIDE 0x0A4
  562. #define MV64460_I2O_INBOUND_INTERRUPT_MASK_REG_PCI_1_SIDE 0x0A8
  563. #define MV64460_I2O_OUTBOUND_DOORBELL_REG_PCI_1_SIDE 0x0AC
  564. #define MV64460_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_PCI_1_SIDE 0x0B0
  565. #define MV64460_I2O_OUTBOUND_INTERRUPT_MASK_REG_PCI_1_SIDE 0x0B4
  566. #define MV64460_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_1_SIDE 0x0C0
  567. #define MV64460_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_1_SIDE 0x0C4
  568. #define MV64460_I2O_QUEUE_CONTROL_REG_PCI_1_SIDE 0x0D0
  569. #define MV64460_I2O_QUEUE_BASE_ADDR_REG_PCI_1_SIDE 0x0D4
  570. #define MV64460_I2O_INBOUND_FREE_HEAD_POINTER_REG_PCI_1_SIDE 0x0E0
  571. #define MV64460_I2O_INBOUND_FREE_TAIL_POINTER_REG_PCI_1_SIDE 0x0E4
  572. #define MV64460_I2O_INBOUND_POST_HEAD_POINTER_REG_PCI_1_SIDE 0x0E8
  573. #define MV64460_I2O_INBOUND_POST_TAIL_POINTER_REG_PCI_1_SIDE 0x0EC
  574. #define MV64460_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_PCI_1_SIDE 0x0F0
  575. #define MV64460_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_PCI_1_SIDE 0x0F4
  576. #define MV64460_I2O_OUTBOUND_POST_HEAD_POINTER_REG_PCI_1_SIDE 0x078
  577. #define MV64460_I2O_OUTBOUND_POST_TAIL_POINTER_REG_PCI_1_SIDE 0x07C
  578. #define MV64460_I2O_INBOUND_MESSAGE_REG0_CPU0_SIDE 0x1C10
  579. #define MV64460_I2O_INBOUND_MESSAGE_REG1_CPU0_SIDE 0x1C14
  580. #define MV64460_I2O_OUTBOUND_MESSAGE_REG0_CPU0_SIDE 0x1C18
  581. #define MV64460_I2O_OUTBOUND_MESSAGE_REG1_CPU0_SIDE 0x1C1C
  582. #define MV64460_I2O_INBOUND_DOORBELL_REG_CPU0_SIDE 0x1C20
  583. #define MV64460_I2O_INBOUND_INTERRUPT_CAUSE_REG_CPU0_SIDE 0x1C24
  584. #define MV64460_I2O_INBOUND_INTERRUPT_MASK_REG_CPU0_SIDE 0x1C28
  585. #define MV64460_I2O_OUTBOUND_DOORBELL_REG_CPU0_SIDE 0x1C2C
  586. #define MV64460_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_CPU0_SIDE 0x1C30
  587. #define MV64460_I2O_OUTBOUND_INTERRUPT_MASK_REG_CPU0_SIDE 0x1C34
  588. #define MV64460_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_CPU0_SIDE 0x1C40
  589. #define MV64460_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_CPU0_SIDE 0x1C44
  590. #define MV64460_I2O_QUEUE_CONTROL_REG_CPU0_SIDE 0x1C50
  591. #define MV64460_I2O_QUEUE_BASE_ADDR_REG_CPU0_SIDE 0x1C54
  592. #define MV64460_I2O_INBOUND_FREE_HEAD_POINTER_REG_CPU0_SIDE 0x1C60
  593. #define MV64460_I2O_INBOUND_FREE_TAIL_POINTER_REG_CPU0_SIDE 0x1C64
  594. #define MV64460_I2O_INBOUND_POST_HEAD_POINTER_REG_CPU0_SIDE 0x1C68
  595. #define MV64460_I2O_INBOUND_POST_TAIL_POINTER_REG_CPU0_SIDE 0x1C6C
  596. #define MV64460_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_CPU0_SIDE 0x1C70
  597. #define MV64460_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_CPU0_SIDE 0x1C74
  598. #define MV64460_I2O_OUTBOUND_POST_HEAD_POINTER_REG_CPU0_SIDE 0x1CF8
  599. #define MV64460_I2O_OUTBOUND_POST_TAIL_POINTER_REG_CPU0_SIDE 0x1CFC
  600. #define MV64460_I2O_INBOUND_MESSAGE_REG0_CPU1_SIDE 0x1C90
  601. #define MV64460_I2O_INBOUND_MESSAGE_REG1_CPU1_SIDE 0x1C94
  602. #define MV64460_I2O_OUTBOUND_MESSAGE_REG0_CPU1_SIDE 0x1C98
  603. #define MV64460_I2O_OUTBOUND_MESSAGE_REG1_CPU1_SIDE 0x1C9C
  604. #define MV64460_I2O_INBOUND_DOORBELL_REG_CPU1_SIDE 0x1CA0
  605. #define MV64460_I2O_INBOUND_INTERRUPT_CAUSE_REG_CPU1_SIDE 0x1CA4
  606. #define MV64460_I2O_INBOUND_INTERRUPT_MASK_REG_CPU1_SIDE 0x1CA8
  607. #define MV64460_I2O_OUTBOUND_DOORBELL_REG_CPU1_SIDE 0x1CAC
  608. #define MV64460_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_CPU1_SIDE 0x1CB0
  609. #define MV64460_I2O_OUTBOUND_INTERRUPT_MASK_REG_CPU1_SIDE 0x1CB4
  610. #define MV64460_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_CPU1_SIDE 0x1CC0
  611. #define MV64460_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_CPU1_SIDE 0x1CC4
  612. #define MV64460_I2O_QUEUE_CONTROL_REG_CPU1_SIDE 0x1CD0
  613. #define MV64460_I2O_QUEUE_BASE_ADDR_REG_CPU1_SIDE 0x1CD4
  614. #define MV64460_I2O_INBOUND_FREE_HEAD_POINTER_REG_CPU1_SIDE 0x1CE0
  615. #define MV64460_I2O_INBOUND_FREE_TAIL_POINTER_REG_CPU1_SIDE 0x1CE4
  616. #define MV64460_I2O_INBOUND_POST_HEAD_POINTER_REG_CPU1_SIDE 0x1CE8
  617. #define MV64460_I2O_INBOUND_POST_TAIL_POINTER_REG_CPU1_SIDE 0x1CEC
  618. #define MV64460_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_CPU1_SIDE 0x1CF0
  619. #define MV64460_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_CPU1_SIDE 0x1CF4
  620. #define MV64460_I2O_OUTBOUND_POST_HEAD_POINTER_REG_CPU1_SIDE 0x1C78
  621. #define MV64460_I2O_OUTBOUND_POST_TAIL_POINTER_REG_CPU1_SIDE 0x1C7C
  622. /****************************************/
  623. /* Ethernet Unit Registers */
  624. /****************************************/
  625. #define MV64460_ETH_PHY_ADDR_REG 0x2000
  626. #define MV64460_ETH_SMI_REG 0x2004
  627. #define MV64460_ETH_UNIT_DEFAULT_ADDR_REG 0x2008
  628. #define MV64460_ETH_UNIT_DEFAULTID_REG 0x200c
  629. #define MV64460_ETH_UNIT_INTERRUPT_CAUSE_REG 0x2080
  630. #define MV64460_ETH_UNIT_INTERRUPT_MASK_REG 0x2084
  631. #define MV64460_ETH_UNIT_INTERNAL_USE_REG 0x24fc
  632. #define MV64460_ETH_UNIT_ERROR_ADDR_REG 0x2094
  633. #define MV64460_ETH_BAR_0 0x2200
  634. #define MV64460_ETH_BAR_1 0x2208
  635. #define MV64460_ETH_BAR_2 0x2210
  636. #define MV64460_ETH_BAR_3 0x2218
  637. #define MV64460_ETH_BAR_4 0x2220
  638. #define MV64460_ETH_BAR_5 0x2228
  639. #define MV64460_ETH_SIZE_REG_0 0x2204
  640. #define MV64460_ETH_SIZE_REG_1 0x220c
  641. #define MV64460_ETH_SIZE_REG_2 0x2214
  642. #define MV64460_ETH_SIZE_REG_3 0x221c
  643. #define MV64460_ETH_SIZE_REG_4 0x2224
  644. #define MV64460_ETH_SIZE_REG_5 0x222c
  645. #define MV64460_ETH_HEADERS_RETARGET_BASE_REG 0x2230
  646. #define MV64460_ETH_HEADERS_RETARGET_CONTROL_REG 0x2234
  647. #define MV64460_ETH_HIGH_ADDR_REMAP_REG_0 0x2280
  648. #define MV64460_ETH_HIGH_ADDR_REMAP_REG_1 0x2284
  649. #define MV64460_ETH_HIGH_ADDR_REMAP_REG_2 0x2288
  650. #define MV64460_ETH_HIGH_ADDR_REMAP_REG_3 0x228c
  651. #define MV64460_ETH_BASE_ADDR_ENABLE_REG 0x2290
  652. #define MV64460_ETH_ACCESS_PROTECTION_REG(port) (0x2294 + (port<<2))
  653. #define MV64460_ETH_MIB_COUNTERS_BASE(port) (0x3000 + (port<<7))
  654. #define MV64460_ETH_PORT_CONFIG_REG(port) (0x2400 + (port<<10))
  655. #define MV64460_ETH_PORT_CONFIG_EXTEND_REG(port) (0x2404 + (port<<10))
  656. #define MV64460_ETH_MII_SERIAL_PARAMETRS_REG(port) (0x2408 + (port<<10))
  657. #define MV64460_ETH_GMII_SERIAL_PARAMETRS_REG(port) (0x240c + (port<<10))
  658. #define MV64460_ETH_VLAN_ETHERTYPE_REG(port) (0x2410 + (port<<10))
  659. #define MV64460_ETH_MAC_ADDR_LOW(port) (0x2414 + (port<<10))
  660. #define MV64460_ETH_MAC_ADDR_HIGH(port) (0x2418 + (port<<10))
  661. #define MV64460_ETH_SDMA_CONFIG_REG(port) (0x241c + (port<<10))
  662. #define MV64460_ETH_DSCP_0(port) (0x2420 + (port<<10))
  663. #define MV64460_ETH_DSCP_1(port) (0x2424 + (port<<10))
  664. #define MV64460_ETH_DSCP_2(port) (0x2428 + (port<<10))
  665. #define MV64460_ETH_DSCP_3(port) (0x242c + (port<<10))
  666. #define MV64460_ETH_DSCP_4(port) (0x2430 + (port<<10))
  667. #define MV64460_ETH_DSCP_5(port) (0x2434 + (port<<10))
  668. #define MV64460_ETH_DSCP_6(port) (0x2438 + (port<<10))
  669. #define MV64460_ETH_PORT_SERIAL_CONTROL_REG(port) (0x243c + (port<<10))
  670. #define MV64460_ETH_VLAN_PRIORITY_TAG_TO_PRIORITY(port) (0x2440 + (port<<10))
  671. #define MV64460_ETH_PORT_STATUS_REG(port) (0x2444 + (port<<10))
  672. #define MV64460_ETH_TRANSMIT_QUEUE_COMMAND_REG(port) (0x2448 + (port<<10))
  673. #define MV64460_ETH_TX_QUEUE_FIXED_PRIORITY(port) (0x244c + (port<<10))
  674. #define MV64460_ETH_PORT_TX_TOKEN_BUCKET_RATE_CONFIG(port) (0x2450 + (port<<10))
  675. #define MV64460_ETH_MAXIMUM_TRANSMIT_UNIT(port) (0x2458 + (port<<10))
  676. #define MV64460_ETH_PORT_MAXIMUM_TOKEN_BUCKET_SIZE(port) (0x245c + (port<<10))
  677. #define MV64460_ETH_INTERRUPT_CAUSE_REG(port) (0x2460 + (port<<10))
  678. #define MV64460_ETH_INTERRUPT_CAUSE_EXTEND_REG(port) (0x2464 + (port<<10))
  679. #define MV64460_ETH_INTERRUPT_MASK_REG(port) (0x2468 + (port<<10))
  680. #define MV64460_ETH_INTERRUPT_EXTEND_MASK_REG(port) (0x246c + (port<<10))
  681. #define MV64460_ETH_RX_FIFO_URGENT_THRESHOLD_REG(port) (0x2470 + (port<<10))
  682. #define MV64460_ETH_TX_FIFO_URGENT_THRESHOLD_REG(port) (0x2474 + (port<<10))
  683. #define MV64460_ETH_RX_MINIMAL_FRAME_SIZE_REG(port) (0x247c + (port<<10))
  684. #define MV64460_ETH_RX_DISCARDED_FRAMES_COUNTER(port) (0x2484 + (port<<10)
  685. #define MV64460_ETH_PORT_DEBUG_0_REG(port) (0x248c + (port<<10))
  686. #define MV64460_ETH_PORT_DEBUG_1_REG(port) (0x2490 + (port<<10))
  687. #define MV64460_ETH_PORT_INTERNAL_ADDR_ERROR_REG(port) (0x2494 + (port<<10))
  688. #define MV64460_ETH_INTERNAL_USE_REG(port) (0x24fc + (port<<10))
  689. #define MV64460_ETH_RECEIVE_QUEUE_COMMAND_REG(port) (0x2680 + (port<<10))
  690. #define MV64460_ETH_CURRENT_SERVED_TX_DESC_PTR(port) (0x2684 + (port<<10))
  691. #define MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port) (0x260c + (port<<10))
  692. #define MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_1(port) (0x261c + (port<<10))
  693. #define MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_2(port) (0x262c + (port<<10))
  694. #define MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_3(port) (0x263c + (port<<10))
  695. #define MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_4(port) (0x264c + (port<<10))
  696. #define MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_5(port) (0x265c + (port<<10))
  697. #define MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_6(port) (0x266c + (port<<10))
  698. #define MV64460_ETH_RX_CURRENT_QUEUE_DESC_PTR_7(port) (0x267c + (port<<10))
  699. #define MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port) (0x26c0 + (port<<10))
  700. #define MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_1(port) (0x26c4 + (port<<10))
  701. #define MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_2(port) (0x26c8 + (port<<10))
  702. #define MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_3(port) (0x26cc + (port<<10))
  703. #define MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_4(port) (0x26d0 + (port<<10))
  704. #define MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_5(port) (0x26d4 + (port<<10))
  705. #define MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_6(port) (0x26d8 + (port<<10))
  706. #define MV64460_ETH_TX_CURRENT_QUEUE_DESC_PTR_7(port) (0x26dc + (port<<10))
  707. #define MV64460_ETH_TX_QUEUE_0_TOKEN_BUCKET_COUNT(port) (0x2700 + (port<<10))
  708. #define MV64460_ETH_TX_QUEUE_1_TOKEN_BUCKET_COUNT(port) (0x2710 + (port<<10))
  709. #define MV64460_ETH_TX_QUEUE_2_TOKEN_BUCKET_COUNT(port) (0x2720 + (port<<10))
  710. #define MV64460_ETH_TX_QUEUE_3_TOKEN_BUCKET_COUNT(port) (0x2730 + (port<<10))
  711. #define MV64460_ETH_TX_QUEUE_4_TOKEN_BUCKET_COUNT(port) (0x2740 + (port<<10))
  712. #define MV64460_ETH_TX_QUEUE_5_TOKEN_BUCKET_COUNT(port) (0x2750 + (port<<10))
  713. #define MV64460_ETH_TX_QUEUE_6_TOKEN_BUCKET_COUNT(port) (0x2760 + (port<<10))
  714. #define MV64460_ETH_TX_QUEUE_7_TOKEN_BUCKET_COUNT(port) (0x2770 + (port<<10))
  715. #define MV64460_ETH_TX_QUEUE_0_TOKEN_BUCKET_CONFIG(port) (0x2704 + (port<<10))
  716. #define MV64460_ETH_TX_QUEUE_1_TOKEN_BUCKET_CONFIG(port) (0x2714 + (port<<10))
  717. #define MV64460_ETH_TX_QUEUE_2_TOKEN_BUCKET_CONFIG(port) (0x2724 + (port<<10))
  718. #define MV64460_ETH_TX_QUEUE_3_TOKEN_BUCKET_CONFIG(port) (0x2734 + (port<<10))
  719. #define MV64460_ETH_TX_QUEUE_4_TOKEN_BUCKET_CONFIG(port) (0x2744 + (port<<10))
  720. #define MV64460_ETH_TX_QUEUE_5_TOKEN_BUCKET_CONFIG(port) (0x2754 + (port<<10))
  721. #define MV64460_ETH_TX_QUEUE_6_TOKEN_BUCKET_CONFIG(port) (0x2764 + (port<<10))
  722. #define MV64460_ETH_TX_QUEUE_7_TOKEN_BUCKET_CONFIG(port) (0x2774 + (port<<10))
  723. #define MV64460_ETH_TX_QUEUE_0_ARBITER_CONFIG(port) (0x2708 + (port<<10))
  724. #define MV64460_ETH_TX_QUEUE_1_ARBITER_CONFIG(port) (0x2718 + (port<<10))
  725. #define MV64460_ETH_TX_QUEUE_2_ARBITER_CONFIG(port) (0x2728 + (port<<10))
  726. #define MV64460_ETH_TX_QUEUE_3_ARBITER_CONFIG(port) (0x2738 + (port<<10))
  727. #define MV64460_ETH_TX_QUEUE_4_ARBITER_CONFIG(port) (0x2748 + (port<<10))
  728. #define MV64460_ETH_TX_QUEUE_5_ARBITER_CONFIG(port) (0x2758 + (port<<10))
  729. #define MV64460_ETH_TX_QUEUE_6_ARBITER_CONFIG(port) (0x2768 + (port<<10))
  730. #define MV64460_ETH_TX_QUEUE_7_ARBITER_CONFIG(port) (0x2778 + (port<<10))
  731. #define MV64460_ETH_PORT_TX_TOKEN_BUCKET_COUNT(port) (0x2780 + (port<<10))
  732. #define MV64460_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(port) (0x3400 + (port<<10))
  733. #define MV64460_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(port) (0x3500 + (port<<10))
  734. #define MV64460_ETH_DA_FILTER_UNICAST_TABLE_BASE(port) (0x3600 + (port<<10))
  735. /*******************************************/
  736. /* CUNIT Registers */
  737. /*******************************************/
  738. /* Address Decoding Register Map */
  739. #define MV64460_CUNIT_BASE_ADDR_REG0 0xf200
  740. #define MV64460_CUNIT_BASE_ADDR_REG1 0xf208
  741. #define MV64460_CUNIT_BASE_ADDR_REG2 0xf210
  742. #define MV64460_CUNIT_BASE_ADDR_REG3 0xf218
  743. #define MV64460_CUNIT_SIZE0 0xf204
  744. #define MV64460_CUNIT_SIZE1 0xf20c
  745. #define MV64460_CUNIT_SIZE2 0xf214
  746. #define MV64460_CUNIT_SIZE3 0xf21c
  747. #define MV64460_CUNIT_HIGH_ADDR_REMAP_REG0 0xf240
  748. #define MV64460_CUNIT_HIGH_ADDR_REMAP_REG1 0xf244
  749. #define MV64460_CUNIT_BASE_ADDR_ENABLE_REG 0xf250
  750. #define MV64460_MPSC0_ACCESS_PROTECTION_REG 0xf254
  751. #define MV64460_MPSC1_ACCESS_PROTECTION_REG 0xf258
  752. #define MV64460_CUNIT_INTERNAL_SPACE_BASE_ADDR_REG 0xf25C
  753. /* Error Report Registers */
  754. #define MV64460_CUNIT_INTERRUPT_CAUSE_REG 0xf310
  755. #define MV64460_CUNIT_INTERRUPT_MASK_REG 0xf314
  756. #define MV64460_CUNIT_ERROR_ADDR 0xf318
  757. /* Cunit Control Registers */
  758. #define MV64460_CUNIT_ARBITER_CONTROL_REG 0xf300
  759. #define MV64460_CUNIT_CONFIG_REG 0xb40c
  760. #define MV64460_CUNIT_CRROSBAR_TIMEOUT_REG 0xf304
  761. /* Cunit Debug Registers */
  762. #define MV64460_CUNIT_DEBUG_LOW 0xf340
  763. #define MV64460_CUNIT_DEBUG_HIGH 0xf344
  764. #define MV64460_CUNIT_MMASK 0xf380
  765. /* Cunit Base Address Enable Window Bits*/
  766. #define MV64460_CUNIT_BASE_ADDR_WIN_0_BIT 0x0
  767. #define MV64460_CUNIT_BASE_ADDR_WIN_1_BIT 0x1
  768. #define MV64460_CUNIT_BASE_ADDR_WIN_2_BIT 0x2
  769. #define MV64460_CUNIT_BASE_ADDR_WIN_3_BIT 0x3
  770. /* MPSCs Clocks Routing Registers */
  771. #define MV64460_MPSC_ROUTING_REG 0xb400
  772. #define MV64460_MPSC_RX_CLOCK_ROUTING_REG 0xb404
  773. #define MV64460_MPSC_TX_CLOCK_ROUTING_REG 0xb408
  774. /* MPSCs Interrupts Registers */
  775. #define MV64460_MPSC_CAUSE_REG(port) (0xb804 + (port<<3))
  776. #define MV64460_MPSC_MASK_REG(port) (0xb884 + (port<<3))
  777. #define MV64460_MPSC_MAIN_CONFIG_LOW(port) (0x8000 + (port<<12))
  778. #define MV64460_MPSC_MAIN_CONFIG_HIGH(port) (0x8004 + (port<<12))
  779. #define MV64460_MPSC_PROTOCOL_CONFIG(port) (0x8008 + (port<<12))
  780. #define MV64460_MPSC_CHANNEL_REG1(port) (0x800c + (port<<12))
  781. #define MV64460_MPSC_CHANNEL_REG2(port) (0x8010 + (port<<12))
  782. #define MV64460_MPSC_CHANNEL_REG3(port) (0x8014 + (port<<12))
  783. #define MV64460_MPSC_CHANNEL_REG4(port) (0x8018 + (port<<12))
  784. #define MV64460_MPSC_CHANNEL_REG5(port) (0x801c + (port<<12))
  785. #define MV64460_MPSC_CHANNEL_REG6(port) (0x8020 + (port<<12))
  786. #define MV64460_MPSC_CHANNEL_REG7(port) (0x8024 + (port<<12))
  787. #define MV64460_MPSC_CHANNEL_REG8(port) (0x8028 + (port<<12))
  788. #define MV64460_MPSC_CHANNEL_REG9(port) (0x802c + (port<<12))
  789. #define MV64460_MPSC_CHANNEL_REG10(port) (0x8030 + (port<<12))
  790. /* MPSC0 Registers */
  791. /***************************************/
  792. /* SDMA Registers */
  793. /***************************************/
  794. #define MV64460_SDMA_CONFIG_REG(channel) (0x4000 + (channel<<13))
  795. #define MV64460_SDMA_COMMAND_REG(channel) (0x4008 + (channel<<13))
  796. #define MV64460_SDMA_CURRENT_RX_DESCRIPTOR_POINTER(channel) (0x4810 + (channel<<13))
  797. #define MV64460_SDMA_CURRENT_TX_DESCRIPTOR_POINTER(channel) (0x4c10 + (channel<<13))
  798. #define MV64460_SDMA_FIRST_TX_DESCRIPTOR_POINTER(channel) (0x4c14 + (channel<<13))
  799. #define MV64460_SDMA_CAUSE_REG 0xb800
  800. #define MV64460_SDMA_MASK_REG 0xb880
  801. /****************************************/
  802. /* SDMA Address Space Targets */
  803. /****************************************/
  804. #define MV64460_SDMA_DRAM_CS_0_TARGET 0x0e00
  805. #define MV64460_SDMA_DRAM_CS_1_TARGET 0x0d00
  806. #define MV64460_SDMA_DRAM_CS_2_TARGET 0x0b00
  807. #define MV64460_SDMA_DRAM_CS_3_TARGET 0x0700
  808. #define MV64460_SDMA_DEV_CS_0_TARGET 0x1e01
  809. #define MV64460_SDMA_DEV_CS_1_TARGET 0x1d01
  810. #define MV64460_SDMA_DEV_CS_2_TARGET 0x1b01
  811. #define MV64460_SDMA_DEV_CS_3_TARGET 0x1701
  812. #define MV64460_SDMA_BOOT_CS_TARGET 0x0f00
  813. #define MV64460_SDMA_SRAM_TARGET 0x0003
  814. #define MV64460_SDMA_60X_BUS_TARGET 0x4003
  815. #define MV64460_PCI_0_TARGET 0x0003
  816. #define MV64460_PCI_1_TARGET 0x0004
  817. /* Devices BAR and size registers */
  818. #define MV64460_DEV_CS0_BASE_ADDR 0x028
  819. #define MV64460_DEV_CS0_SIZE 0x030
  820. #define MV64460_DEV_CS1_BASE_ADDR 0x228
  821. #define MV64460_DEV_CS1_SIZE 0x230
  822. #define MV64460_DEV_CS2_BASE_ADDR 0x248
  823. #define MV64460_DEV_CS2_SIZE 0x250
  824. #define MV64460_DEV_CS3_BASE_ADDR 0x038
  825. #define MV64460_DEV_CS3_SIZE 0x040
  826. #define MV64460_BOOTCS_BASE_ADDR 0x238
  827. #define MV64460_BOOTCS_SIZE 0x240
  828. /* SDMA Window access protection */
  829. #define MV64460_SDMA_WIN_ACCESS_NOT_ALLOWED 0
  830. #define MV64460_SDMA_WIN_ACCESS_READ_ONLY 1
  831. #define MV64460_SDMA_WIN_ACCESS_FULL 2
  832. /* BRG Interrupts */
  833. #define MV64460_BRG_CONFIG_REG(brg) (0xb200 + (brg<<3))
  834. #define MV64460_BRG_BAUDE_TUNING_REG(brg) (0xb204 + (brg<<3))
  835. #define MV64460_BRG_CAUSE_REG 0xb834
  836. #define MV64460_BRG_MASK_REG 0xb8b4
  837. /****************************************/
  838. /* DMA Channel Control */
  839. /****************************************/
  840. #define MV64460_DMA_CHANNEL0_CONTROL 0x840
  841. #define MV64460_DMA_CHANNEL0_CONTROL_HIGH 0x880
  842. #define MV64460_DMA_CHANNEL1_CONTROL 0x844
  843. #define MV64460_DMA_CHANNEL1_CONTROL_HIGH 0x884
  844. #define MV64460_DMA_CHANNEL2_CONTROL 0x848
  845. #define MV64460_DMA_CHANNEL2_CONTROL_HIGH 0x888
  846. #define MV64460_DMA_CHANNEL3_CONTROL 0x84C
  847. #define MV64460_DMA_CHANNEL3_CONTROL_HIGH 0x88C
  848. /****************************************/
  849. /* IDMA Registers */
  850. /****************************************/
  851. #define MV64460_DMA_CHANNEL0_BYTE_COUNT 0x800
  852. #define MV64460_DMA_CHANNEL1_BYTE_COUNT 0x804
  853. #define MV64460_DMA_CHANNEL2_BYTE_COUNT 0x808
  854. #define MV64460_DMA_CHANNEL3_BYTE_COUNT 0x80C
  855. #define MV64460_DMA_CHANNEL0_SOURCE_ADDR 0x810
  856. #define MV64460_DMA_CHANNEL1_SOURCE_ADDR 0x814
  857. #define MV64460_DMA_CHANNEL2_SOURCE_ADDR 0x818
  858. #define MV64460_DMA_CHANNEL3_SOURCE_ADDR 0x81c
  859. #define MV64460_DMA_CHANNEL0_DESTINATION_ADDR 0x820
  860. #define MV64460_DMA_CHANNEL1_DESTINATION_ADDR 0x824
  861. #define MV64460_DMA_CHANNEL2_DESTINATION_ADDR 0x828
  862. #define MV64460_DMA_CHANNEL3_DESTINATION_ADDR 0x82C
  863. #define MV64460_DMA_CHANNEL0_NEXT_DESCRIPTOR_POINTER 0x830
  864. #define MV64460_DMA_CHANNEL1_NEXT_DESCRIPTOR_POINTER 0x834
  865. #define MV64460_DMA_CHANNEL2_NEXT_DESCRIPTOR_POINTER 0x838
  866. #define MV64460_DMA_CHANNEL3_NEXT_DESCRIPTOR_POINTER 0x83C
  867. #define MV64460_DMA_CHANNEL0_CURRENT_DESCRIPTOR_POINTER 0x870
  868. #define MV64460_DMA_CHANNEL1_CURRENT_DESCRIPTOR_POINTER 0x874
  869. #define MV64460_DMA_CHANNEL2_CURRENT_DESCRIPTOR_POINTER 0x878
  870. #define MV64460_DMA_CHANNEL3_CURRENT_DESCRIPTOR_POINTER 0x87C
  871. /* IDMA Address Decoding Base Address Registers */
  872. #define MV64460_DMA_BASE_ADDR_REG0 0xa00
  873. #define MV64460_DMA_BASE_ADDR_REG1 0xa08
  874. #define MV64460_DMA_BASE_ADDR_REG2 0xa10
  875. #define MV64460_DMA_BASE_ADDR_REG3 0xa18
  876. #define MV64460_DMA_BASE_ADDR_REG4 0xa20
  877. #define MV64460_DMA_BASE_ADDR_REG5 0xa28
  878. #define MV64460_DMA_BASE_ADDR_REG6 0xa30
  879. #define MV64460_DMA_BASE_ADDR_REG7 0xa38
  880. /* IDMA Address Decoding Size Address Register */
  881. #define MV64460_DMA_SIZE_REG0 0xa04
  882. #define MV64460_DMA_SIZE_REG1 0xa0c
  883. #define MV64460_DMA_SIZE_REG2 0xa14
  884. #define MV64460_DMA_SIZE_REG3 0xa1c
  885. #define MV64460_DMA_SIZE_REG4 0xa24
  886. #define MV64460_DMA_SIZE_REG5 0xa2c
  887. #define MV64460_DMA_SIZE_REG6 0xa34
  888. #define MV64460_DMA_SIZE_REG7 0xa3C
  889. /* IDMA Address Decoding High Address Remap and Access
  890. Protection Registers */
  891. #define MV64460_DMA_HIGH_ADDR_REMAP_REG0 0xa60
  892. #define MV64460_DMA_HIGH_ADDR_REMAP_REG1 0xa64
  893. #define MV64460_DMA_HIGH_ADDR_REMAP_REG2 0xa68
  894. #define MV64460_DMA_HIGH_ADDR_REMAP_REG3 0xa6C
  895. #define MV64460_DMA_BASE_ADDR_ENABLE_REG 0xa80
  896. #define MV64460_DMA_CHANNEL0_ACCESS_PROTECTION_REG 0xa70
  897. #define MV64460_DMA_CHANNEL1_ACCESS_PROTECTION_REG 0xa74
  898. #define MV64460_DMA_CHANNEL2_ACCESS_PROTECTION_REG 0xa78
  899. #define MV64460_DMA_CHANNEL3_ACCESS_PROTECTION_REG 0xa7c
  900. #define MV64460_DMA_ARBITER_CONTROL 0x860
  901. #define MV64460_DMA_CROSS_BAR_TIMEOUT 0x8d0
  902. /* IDMA Headers Retarget Registers */
  903. #define MV64460_DMA_HEADERS_RETARGET_CONTROL 0xa84
  904. #define MV64460_DMA_HEADERS_RETARGET_BASE 0xa88
  905. /* IDMA Interrupt Register */
  906. #define MV64460_DMA_INTERRUPT_CAUSE_REG 0x8c0
  907. #define MV64460_DMA_INTERRUPT_CAUSE_MASK 0x8c4
  908. #define MV64460_DMA_ERROR_ADDR 0x8c8
  909. #define MV64460_DMA_ERROR_SELECT 0x8cc
  910. /* IDMA Debug Register ( for internal use ) */
  911. #define MV64460_DMA_DEBUG_LOW 0x8e0
  912. #define MV64460_DMA_DEBUG_HIGH 0x8e4
  913. #define MV64460_DMA_SPARE 0xA8C
  914. /****************************************/
  915. /* Timer_Counter */
  916. /****************************************/
  917. #define MV64460_TIMER_COUNTER0 0x850
  918. #define MV64460_TIMER_COUNTER1 0x854
  919. #define MV64460_TIMER_COUNTER2 0x858
  920. #define MV64460_TIMER_COUNTER3 0x85C
  921. #define MV64460_TIMER_COUNTER_0_3_CONTROL 0x864
  922. #define MV64460_TIMER_COUNTER_0_3_INTERRUPT_CAUSE 0x868
  923. #define MV64460_TIMER_COUNTER_0_3_INTERRUPT_MASK 0x86c
  924. /****************************************/
  925. /* Watchdog registers */
  926. /****************************************/
  927. #define MV64460_WATCHDOG_CONFIG_REG 0xb410
  928. #define MV64460_WATCHDOG_VALUE_REG 0xb414
  929. /****************************************/
  930. /* I2C Registers */
  931. /****************************************/
  932. #define MV64460_I2C_SLAVE_ADDR 0xc000
  933. #define MV64460_I2C_EXTENDED_SLAVE_ADDR 0xc010
  934. #define MV64460_I2C_DATA 0xc004
  935. #define MV64460_I2C_CONTROL 0xc008
  936. #define MV64460_I2C_STATUS_BAUDE_RATE 0xc00C
  937. #define MV64460_I2C_SOFT_RESET 0xc01c
  938. /****************************************/
  939. /* GPP Interface Registers */
  940. /****************************************/
  941. #define MV64460_GPP_IO_CONTROL 0xf100
  942. #define MV64460_GPP_LEVEL_CONTROL 0xf110
  943. #define MV64460_GPP_VALUE 0xf104
  944. #define MV64460_GPP_INTERRUPT_CAUSE 0xf108
  945. #define MV64460_GPP_INTERRUPT_MASK0 0xf10c
  946. #define MV64460_GPP_INTERRUPT_MASK1 0xf114
  947. #define MV64460_GPP_VALUE_SET 0xf118
  948. #define MV64460_GPP_VALUE_CLEAR 0xf11c
  949. /****************************************/
  950. /* Interrupt Controller Registers */
  951. /****************************************/
  952. /****************************************/
  953. /* Interrupts */
  954. /****************************************/
  955. #define MV64460_MAIN_INTERRUPT_CAUSE_LOW 0x004
  956. #define MV64460_MAIN_INTERRUPT_CAUSE_HIGH 0x00c
  957. #define MV64460_CPU_INTERRUPT0_MASK_LOW 0x014
  958. #define MV64460_CPU_INTERRUPT0_MASK_HIGH 0x01c
  959. #define MV64460_CPU_INTERRUPT0_SELECT_CAUSE 0x024
  960. #define MV64460_CPU_INTERRUPT1_MASK_LOW 0x034
  961. #define MV64460_CPU_INTERRUPT1_MASK_HIGH 0x03c
  962. #define MV64460_CPU_INTERRUPT1_SELECT_CAUSE 0x044
  963. #define MV64460_INTERRUPT0_MASK_0_LOW 0x054
  964. #define MV64460_INTERRUPT0_MASK_0_HIGH 0x05c
  965. #define MV64460_INTERRUPT0_SELECT_CAUSE 0x064
  966. #define MV64460_INTERRUPT1_MASK_0_LOW 0x074
  967. #define MV64460_INTERRUPT1_MASK_0_HIGH 0x07c
  968. #define MV64460_INTERRUPT1_SELECT_CAUSE 0x084
  969. /****************************************/
  970. /* MPP Interface Registers */
  971. /****************************************/
  972. #define MV64460_MPP_CONTROL0 0xf000
  973. #define MV64460_MPP_CONTROL1 0xf004
  974. #define MV64460_MPP_CONTROL2 0xf008
  975. #define MV64460_MPP_CONTROL3 0xf00c
  976. /****************************************/
  977. /* Serial Initialization registers */
  978. /****************************************/
  979. #define MV64460_SERIAL_INIT_LAST_DATA 0xf324
  980. #define MV64460_SERIAL_INIT_CONTROL 0xf328
  981. #define MV64460_SERIAL_INIT_STATUS 0xf32c
  982. #endif /* __INCgt64460rh */