tlb.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  30. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  33. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  34. 0, 0, BOOKE_PAGESZ_4K, 0),
  35. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  39. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. /*
  42. * TLB 0: 64M Non-cacheable, guarded
  43. * 0xfc000000 64M FLASH (8,16,32 or 64 MB)
  44. * Out of reset this entry is only 4K.
  45. */
  46. SET_TLB_ENTRY(1, 0xfc000000, 0xfc000000,
  47. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  48. 0, 0, BOOKE_PAGESZ_16M, 1),
  49. /*
  50. * TLB 1: 256M Non-cacheable, guarded
  51. * 0x80000000 256M PCI1 MEM First half
  52. */
  53. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,
  54. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 1, BOOKE_PAGESZ_256M, 1),
  56. /*
  57. * TLB 2: 256M Non-cacheable, guarded
  58. * 0x90000000 256M PCI1 MEM Second half
  59. */
  60. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  61. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  62. 0, 2, BOOKE_PAGESZ_256M, 1),
  63. /*
  64. * TLB 3: 256M Non-cacheable, guarded
  65. * 0xc0000000 256M Rapid IO MEM First half
  66. */
  67. SET_TLB_ENTRY(1, CONFIG_SYS_RIO_MEM_BASE, CONFIG_SYS_RIO_MEM_BASE,
  68. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  69. 0, 3, BOOKE_PAGESZ_256M, 1),
  70. /*
  71. * TLB 4: 256M Non-cacheable, guarded
  72. * 0xd0000000 256M Rapid IO MEM Second half
  73. */
  74. SET_TLB_ENTRY(1, CONFIG_SYS_RIO_MEM_BASE + 0x10000000, CONFIG_SYS_RIO_MEM_BASE + 0x10000000,
  75. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  76. 0, 4, BOOKE_PAGESZ_256M, 1),
  77. /*
  78. * TLB 5: 64M Non-cacheable, guarded
  79. * 0xe000_0000 1M CCSRBAR
  80. * 0xe200_0000 16M PCI1 IO
  81. */
  82. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  83. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  84. 0, 5, BOOKE_PAGESZ_64M, 1),
  85. /*
  86. * TLB 6: 64M Cacheable, non-guarded
  87. * 0xf000_0000 64M LBC SDRAM
  88. */
  89. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
  90. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  91. 0, 6, BOOKE_PAGESZ_64M, 1),
  92. #if !defined(CONFIG_SPD_EEPROM)
  93. /*
  94. * TLB 7: 256M DDR
  95. * 0x00000000 256M DDR System memory
  96. * Without SPD EEPROM configured DDR, this must be setup manually.
  97. * Make sure the TLB count at the top of this table is correct.
  98. * Likely it needs to be increased by two for these entries.
  99. */
  100. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  101. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  102. 0, 7, BOOKE_PAGESZ_256M, 1),
  103. #endif
  104. };
  105. int num_tlb_entries = ARRAY_SIZE(tlb_table);