pm520.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. #include <netdev.h>
  30. #if defined(CONFIG_MPC5200_DDR)
  31. #include "mt46v16m16-75.h"
  32. #else
  33. #include "mt48lc16m16a2-75.h"
  34. #endif
  35. DECLARE_GLOBAL_DATA_PTR;
  36. #ifndef CONFIG_SYS_RAMBOOT
  37. static void sdram_start (int hi_addr)
  38. {
  39. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  40. /* unlock mode register */
  41. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  42. __asm__ volatile ("sync");
  43. /* precharge all banks */
  44. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  45. __asm__ volatile ("sync");
  46. #if SDRAM_DDR
  47. /* set mode register: extended mode */
  48. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  49. __asm__ volatile ("sync");
  50. /* set mode register: reset DLL */
  51. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  52. __asm__ volatile ("sync");
  53. #endif
  54. /* precharge all banks */
  55. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  56. __asm__ volatile ("sync");
  57. /* auto refresh */
  58. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  59. __asm__ volatile ("sync");
  60. /* set mode register */
  61. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  62. __asm__ volatile ("sync");
  63. /* normal operation */
  64. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  65. __asm__ volatile ("sync");
  66. }
  67. #endif
  68. /*
  69. * ATTENTION: Although partially referenced initdram does NOT make real use
  70. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  71. * is something else than 0x00000000.
  72. */
  73. #if defined(CONFIG_MPC5200)
  74. phys_size_t initdram (int board_type)
  75. {
  76. ulong dramsize = 0;
  77. ulong dramsize2 = 0;
  78. #ifndef CONFIG_SYS_RAMBOOT
  79. ulong test1, test2;
  80. /* setup SDRAM chip selects */
  81. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  82. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  83. __asm__ volatile ("sync");
  84. /* setup config registers */
  85. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  86. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  87. __asm__ volatile ("sync");
  88. #if SDRAM_DDR
  89. /* set tap delay */
  90. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  91. __asm__ volatile ("sync");
  92. #endif
  93. /* find RAM size using SDRAM CS0 only */
  94. sdram_start(0);
  95. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  96. sdram_start(1);
  97. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  98. if (test1 > test2) {
  99. sdram_start(0);
  100. dramsize = test1;
  101. } else {
  102. dramsize = test2;
  103. }
  104. /* memory smaller than 1MB is impossible */
  105. if (dramsize < (1 << 20)) {
  106. dramsize = 0;
  107. }
  108. /* set SDRAM CS0 size according to the amount of RAM found */
  109. if (dramsize > 0) {
  110. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  111. } else {
  112. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  113. }
  114. /* let SDRAM CS1 start right after CS0 */
  115. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  116. /* find RAM size using SDRAM CS1 only */
  117. if (!dramsize)
  118. sdram_start(0);
  119. test2 = test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  120. if (!dramsize) {
  121. sdram_start(1);
  122. test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  123. }
  124. if (test1 > test2) {
  125. sdram_start(0);
  126. dramsize2 = test1;
  127. } else {
  128. dramsize2 = test2;
  129. }
  130. /* memory smaller than 1MB is impossible */
  131. if (dramsize2 < (1 << 20)) {
  132. dramsize2 = 0;
  133. }
  134. /* set SDRAM CS1 size according to the amount of RAM found */
  135. if (dramsize2 > 0) {
  136. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  137. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  138. } else {
  139. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  140. }
  141. #else /* CONFIG_SYS_RAMBOOT */
  142. /* retrieve size of memory connected to SDRAM CS0 */
  143. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  144. if (dramsize >= 0x13) {
  145. dramsize = (1 << (dramsize - 0x13)) << 20;
  146. } else {
  147. dramsize = 0;
  148. }
  149. /* retrieve size of memory connected to SDRAM CS1 */
  150. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  151. if (dramsize2 >= 0x13) {
  152. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  153. } else {
  154. dramsize2 = 0;
  155. }
  156. #endif /* CONFIG_SYS_RAMBOOT */
  157. return dramsize + dramsize2;
  158. }
  159. #elif defined(CONFIG_MGT5100)
  160. phys_size_t initdram (int board_type)
  161. {
  162. ulong dramsize = 0;
  163. #ifndef CONFIG_SYS_RAMBOOT
  164. ulong test1, test2;
  165. /* setup and enable SDRAM chip selects */
  166. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  167. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  168. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  169. __asm__ volatile ("sync");
  170. /* setup config registers */
  171. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  172. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  173. /* address select register */
  174. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  175. __asm__ volatile ("sync");
  176. /* find RAM size */
  177. sdram_start(0);
  178. test1 = get_ram_size((ulong *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  179. sdram_start(1);
  180. test2 = get_ram_size((ulong *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  181. if (test1 > test2) {
  182. sdram_start(0);
  183. dramsize = test1;
  184. } else {
  185. dramsize = test2;
  186. }
  187. /* set SDRAM end address according to size */
  188. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  189. #else /* CONFIG_SYS_RAMBOOT */
  190. /* Retrieve amount of SDRAM available */
  191. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  192. #endif /* CONFIG_SYS_RAMBOOT */
  193. return dramsize;
  194. }
  195. #else
  196. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  197. #endif
  198. int checkboard (void)
  199. {
  200. #if defined(CONFIG_MPC5200)
  201. puts ("Board: MicroSys PM520 \n");
  202. #elif defined(CONFIG_MGT5100)
  203. puts ("Board: MicroSys PM510 \n");
  204. #endif
  205. return 0;
  206. }
  207. void flash_preinit(void)
  208. {
  209. /*
  210. * Now, when we are in RAM, enable flash write
  211. * access for detection process.
  212. * Note that CS_BOOT cannot be cleared when
  213. * executing in flash.
  214. */
  215. #if defined(CONFIG_MGT5100)
  216. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  217. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  218. #endif
  219. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  220. }
  221. void flash_afterinit(ulong start, ulong size)
  222. {
  223. #if defined(CONFIG_BOOT_ROM)
  224. /* adjust mapping */
  225. *(vu_long *)MPC5XXX_CS1_START =
  226. START_REG(start);
  227. *(vu_long *)MPC5XXX_CS1_STOP =
  228. STOP_REG(start, size);
  229. #else
  230. /* adjust mapping */
  231. *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
  232. START_REG(start);
  233. *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
  234. STOP_REG(start, size);
  235. #endif
  236. }
  237. extern flash_info_t flash_info[]; /* info for FLASH chips */
  238. int misc_init_r (void)
  239. {
  240. /* adjust flash start */
  241. gd->bd->bi_flashstart = flash_info[0].start[0];
  242. return (0);
  243. }
  244. #ifdef CONFIG_PCI
  245. static struct pci_controller hose;
  246. extern void pci_mpc5xxx_init(struct pci_controller *);
  247. void pci_init_board(void)
  248. {
  249. pci_mpc5xxx_init(&hose);
  250. }
  251. #endif
  252. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  253. void init_ide_reset (void)
  254. {
  255. debug ("init_ide_reset\n");
  256. }
  257. void ide_set_reset (int idereset)
  258. {
  259. debug ("ide_reset(%d)\n", idereset);
  260. }
  261. #endif
  262. #if defined(CONFIG_CMD_DOC)
  263. void doc_init (void)
  264. {
  265. doc_probe (CONFIG_SYS_DOC_BASE);
  266. }
  267. #endif
  268. int board_eth_init(bd_t *bis)
  269. {
  270. cpu_eth_init(bis); /* Built in FEC comes first */
  271. return pci_eth_init(bis);
  272. }