lowlevel_init.S 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * Board specific setup info
  3. *
  4. * (C) Copyright 2003
  5. * Texas Instruments, <www.ti.com>
  6. * Kshitij Gupta <Kshitij@ti.com>
  7. *
  8. * Modified for OMAP 1610 H2 board by Nishant Kamat, Jan 2004
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <config.h>
  29. #include <version.h>
  30. #if defined(CONFIG_OMAP1610)
  31. #include <./configs/omap1510.h>
  32. #endif
  33. _TEXT_BASE:
  34. .word TEXT_BASE /* sdram load addr from config.mk */
  35. .globl lowlevel_init
  36. lowlevel_init:
  37. /*------------------------------------------------------*
  38. *mask all IRQs by setting all bits in the INTMR default*
  39. *------------------------------------------------------*/
  40. mov r1, #0xffffffff
  41. ldr r0, =REG_IHL1_MIR
  42. str r1, [r0]
  43. ldr r0, =REG_IHL2_MIR
  44. str r1, [r0]
  45. /*------------------------------------------------------*
  46. * Set up ARM CLM registers (IDLECT1) *
  47. *------------------------------------------------------*/
  48. ldr r0, REG_ARM_IDLECT1
  49. ldr r1, VAL_ARM_IDLECT1
  50. str r1, [r0]
  51. /*------------------------------------------------------*
  52. * Set up ARM CLM registers (IDLECT2) *
  53. *------------------------------------------------------*/
  54. ldr r0, REG_ARM_IDLECT2
  55. ldr r1, VAL_ARM_IDLECT2
  56. str r1, [r0]
  57. /*------------------------------------------------------*
  58. * Set up ARM CLM registers (IDLECT3) *
  59. *------------------------------------------------------*/
  60. ldr r0, REG_ARM_IDLECT3
  61. ldr r1, VAL_ARM_IDLECT3
  62. str r1, [r0]
  63. #ifdef CONFIG_CS_AUTOBOOT /* do the setup depending on boot mode */
  64. ldr r0, CONF_STATUS
  65. ldr r1, [r0]
  66. tst r1, #0x02
  67. beq disable_wd /* booting from RAM, skip setup */
  68. #endif
  69. mov r1, #0x01 /* PER_EN bit */
  70. ldr r0, REG_ARM_RSTCT2
  71. strh r1, [r0] /* CLKM; Peripheral reset. */
  72. /* Set CLKM to Sync-Scalable */
  73. /* I supposedly need to enable the dsp clock before switching */
  74. mov r1, #0x0000
  75. ldr r0, REG_ARM_SYSST
  76. strh r1, [r0]
  77. mov r0, #0x400
  78. 1:
  79. subs r0, r0, #0x1 /* wait for any bubbles to finish */
  80. bne 1b
  81. ldr r1, VAL_ARM_CKCTL
  82. ldr r0, REG_ARM_CKCTL
  83. strh r1, [r0]
  84. /* a few nops to let settle */
  85. nop
  86. nop
  87. nop
  88. nop
  89. nop
  90. nop
  91. nop
  92. nop
  93. nop
  94. nop
  95. /* setup DPLL 1 */
  96. /* Ramp up the clock to 96Mhz */
  97. ldr r1, VAL_DPLL1_CTL
  98. ldr r0, REG_DPLL1_CTL
  99. strh r1, [r0]
  100. ands r1, r1, #0x10 /* Check if PLL is enabled. */
  101. beq lock_end /* Do not look for lock if BYPASS selected */
  102. 2:
  103. ldrh r1, [r0]
  104. ands r1, r1, #0x01 /* Check the LOCK bit.*/
  105. beq 2b /* loop until bit goes hi. */
  106. lock_end:
  107. /*------------------------------------------------------*
  108. * Turn off the watchdog during init... *
  109. *------------------------------------------------------*/
  110. disable_wd:
  111. ldr r0, REG_WATCHDOG
  112. ldr r1, WATCHDOG_VAL1
  113. str r1, [r0]
  114. ldr r1, WATCHDOG_VAL2
  115. str r1, [r0]
  116. ldr r0, REG_WSPRDOG
  117. ldr r1, WSPRDOG_VAL1
  118. str r1, [r0]
  119. ldr r0, REG_WWPSDOG
  120. watch1Wait:
  121. ldr r1, [r0]
  122. tst r1, #0x10
  123. bne watch1Wait
  124. ldr r0, REG_WSPRDOG
  125. ldr r1, WSPRDOG_VAL2
  126. str r1, [r0]
  127. ldr r0, REG_WWPSDOG
  128. watch2Wait:
  129. ldr r1, [r0]
  130. tst r1, #0x10
  131. bne watch2Wait
  132. /* Set memory timings corresponding to the new clock speed */
  133. /* Check execution location to determine current execution location
  134. * and branch to appropriate initialization code.
  135. */
  136. /* Load physical SDRAM base. */
  137. mov r0, #0x10000000
  138. /* Get current execution location. */
  139. mov r1, pc
  140. /* Compare. */
  141. cmp r1, r0
  142. /* Skip over EMIF-fast initialization if running from SDRAM. */
  143. bge skip_sdram
  144. /*
  145. * Delay for SDRAM initialization.
  146. */
  147. mov r3, #0x1800 /* value should be checked */
  148. 3:
  149. subs r3, r3, #0x1 /* Decrement count */
  150. bne 3b
  151. /*
  152. * Set SDRAM control values. Disable refresh before MRS command.
  153. */
  154. /* mobile ddr operation */
  155. ldr r0, REG_SDRAM_OPERATION
  156. mov r2, #07
  157. str r2, [r0]
  158. /* config register */
  159. ldr r0, REG_SDRAM_CONFIG
  160. ldr r1, SDRAM_CONFIG_VAL
  161. str r1, [r0]
  162. /* manual command register */
  163. ldr r0, REG_SDRAM_MANUAL_CMD
  164. /* issue set cke high */
  165. mov r1, #CMD_SDRAM_CKE_SET_HIGH
  166. str r1, [r0]
  167. /* issue nop */
  168. mov r1, #CMD_SDRAM_NOP
  169. str r1, [r0]
  170. mov r2, #0x0100
  171. waitMDDR1:
  172. subs r2, r2, #1
  173. bne waitMDDR1 /* delay loop */
  174. /* issue precharge */
  175. mov r1, #CMD_SDRAM_PRECHARGE
  176. str r1, [r0]
  177. /* issue autorefresh x 2 */
  178. mov r1, #CMD_SDRAM_AUTOREFRESH
  179. str r1, [r0]
  180. str r1, [r0]
  181. /* mrs register ddr mobile */
  182. ldr r0, REG_SDRAM_MRS
  183. mov r1, #0x33
  184. str r1, [r0]
  185. /* emrs1 low-power register */
  186. ldr r0, REG_SDRAM_EMRS1
  187. /* self refresh on all banks */
  188. mov r1, #0
  189. str r1, [r0]
  190. ldr r0, REG_DLL_URD_CONTROL
  191. ldr r1, DLL_URD_CONTROL_VAL
  192. str r1, [r0]
  193. ldr r0, REG_DLL_LRD_CONTROL
  194. ldr r1, DLL_LRD_CONTROL_VAL
  195. str r1, [r0]
  196. ldr r0, REG_DLL_WRT_CONTROL
  197. ldr r1, DLL_WRT_CONTROL_VAL
  198. str r1, [r0]
  199. /* delay loop */
  200. mov r2, #0x0100
  201. waitMDDR2:
  202. subs r2, r2, #1
  203. bne waitMDDR2
  204. /*
  205. * Delay for SDRAM initialization.
  206. */
  207. mov r3, #0x1800
  208. 4:
  209. subs r3, r3, #1 /* Decrement count. */
  210. bne 4b
  211. b common_tc
  212. skip_sdram:
  213. ldr r0, REG_SDRAM_CONFIG
  214. ldr r1, SDRAM_CONFIG_VAL
  215. str r1, [r0]
  216. common_tc:
  217. /* slow interface */
  218. ldr r1, VAL_TC_EMIFS_CS0_CONFIG
  219. ldr r0, REG_TC_EMIFS_CS0_CONFIG
  220. str r1, [r0] /* Chip Select 0 */
  221. ldr r1, VAL_TC_EMIFS_CS1_CONFIG
  222. ldr r0, REG_TC_EMIFS_CS1_CONFIG
  223. str r1, [r0] /* Chip Select 1 */
  224. ldr r1, VAL_TC_EMIFS_CS3_CONFIG
  225. ldr r0, REG_TC_EMIFS_CS3_CONFIG
  226. str r1, [r0] /* Chip Select 3 */
  227. #ifdef CONFIG_H2_OMAP1610
  228. /* inserting additional 2 clock cycle hold time for LAN */
  229. ldr r0, REG_TC_EMIFS_CS1_ADVANCED
  230. ldr r1, VAL_TC_EMIFS_CS1_ADVANCED
  231. str r1, [r0]
  232. #endif
  233. /* Start MPU Timer 1 */
  234. ldr r0, REG_MPU_LOAD_TIMER
  235. ldr r1, VAL_MPU_LOAD_TIMER
  236. str r1, [r0]
  237. ldr r0, REG_MPU_CNTL_TIMER
  238. ldr r1, VAL_MPU_CNTL_TIMER
  239. str r1, [r0]
  240. /* back to arch calling code */
  241. mov pc, lr
  242. /* the literal pools origin */
  243. .ltorg
  244. #ifdef CONFIG_CS_AUTOBOOT
  245. CONF_STATUS:
  246. .word 0xfffe1130 /* 32 bits */
  247. #endif
  248. REG_TC_EMIFS_CONFIG: /* 32 bits */
  249. .word 0xfffecc0c
  250. REG_TC_EMIFS_CS0_CONFIG: /* 32 bits */
  251. .word 0xfffecc10
  252. REG_TC_EMIFS_CS1_CONFIG: /* 32 bits */
  253. .word 0xfffecc14
  254. REG_TC_EMIFS_CS2_CONFIG: /* 32 bits */
  255. .word 0xfffecc18
  256. REG_TC_EMIFS_CS3_CONFIG: /* 32 bits */
  257. .word 0xfffecc1c
  258. #ifdef CONFIG_H2_OMAP1610
  259. REG_TC_EMIFS_CS1_ADVANCED: /* 32 bits */
  260. .word 0xfffecc54
  261. #endif
  262. /* MPU clock/reset/power mode control registers */
  263. REG_ARM_CKCTL: /* 16 bits */
  264. .word 0xfffece00
  265. REG_ARM_IDLECT3: /* 16 bits */
  266. .word 0xfffece24
  267. REG_ARM_IDLECT2: /* 16 bits */
  268. .word 0xfffece08
  269. REG_ARM_IDLECT1: /* 16 bits */
  270. .word 0xfffece04
  271. REG_ARM_RSTCT2: /* 16 bits */
  272. .word 0xfffece14
  273. REG_ARM_SYSST: /* 16 bits */
  274. .word 0xfffece18
  275. /* DPLL control registers */
  276. REG_DPLL1_CTL: /* 16 bits */
  277. .word 0xfffecf00
  278. /* Watch Dog register */
  279. /* secure watchdog stop */
  280. REG_WSPRDOG:
  281. .word 0xfffeb048
  282. /* watchdog write pending */
  283. REG_WWPSDOG:
  284. .word 0xfffeb034
  285. WSPRDOG_VAL1:
  286. .word 0x0000aaaa
  287. WSPRDOG_VAL2:
  288. .word 0x00005555
  289. /* SDRAM config is: auto refresh enabled, 16 bit 4 bank,
  290. counter @8192 rows, 10 ns, 8 burst */
  291. REG_SDRAM_CONFIG:
  292. .word 0xfffecc20
  293. /* Operation register */
  294. REG_SDRAM_OPERATION:
  295. .word 0xfffecc80
  296. /* Manual command register */
  297. REG_SDRAM_MANUAL_CMD:
  298. .word 0xfffecc84
  299. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  300. REG_SDRAM_MRS:
  301. .word 0xfffecc70
  302. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  303. REG_SDRAM_EMRS1:
  304. .word 0xfffecc78
  305. /* WRT DLL register */
  306. REG_DLL_WRT_CONTROL:
  307. .word 0xfffecc68
  308. DLL_WRT_CONTROL_VAL:
  309. .word 0x03f00002
  310. /* URD DLL register */
  311. REG_DLL_URD_CONTROL:
  312. .word 0xfffeccc0
  313. DLL_URD_CONTROL_VAL:
  314. .word 0x00800002
  315. /* LRD DLL register */
  316. REG_DLL_LRD_CONTROL:
  317. .word 0xfffecccc
  318. REG_WATCHDOG:
  319. .word 0xfffec808
  320. REG_MPU_LOAD_TIMER:
  321. .word 0xfffec504
  322. REG_MPU_CNTL_TIMER:
  323. .word 0xfffec500
  324. /* 96 MHz Samsung Mobile DDR */
  325. SDRAM_CONFIG_VAL:
  326. .word 0x001200f4
  327. DLL_LRD_CONTROL_VAL:
  328. .word 0x00800002
  329. VAL_ARM_CKCTL:
  330. .word 0x3000
  331. VAL_DPLL1_CTL:
  332. .word 0x2830
  333. #ifdef CONFIG_INNOVATOROMAP1610
  334. VAL_TC_EMIFS_CS0_CONFIG:
  335. .word 0x002130b0
  336. VAL_TC_EMIFS_CS1_CONFIG:
  337. .word 0x00001131
  338. VAL_TC_EMIFS_CS2_CONFIG:
  339. .word 0x000055f0
  340. VAL_TC_EMIFS_CS3_CONFIG:
  341. .word 0x88011131
  342. #endif
  343. #ifdef CONFIG_H2_OMAP1610
  344. VAL_TC_EMIFS_CS0_CONFIG:
  345. .word 0x00203331
  346. VAL_TC_EMIFS_CS1_CONFIG:
  347. .word 0x8180fff3
  348. VAL_TC_EMIFS_CS2_CONFIG:
  349. .word 0xf800f22a
  350. VAL_TC_EMIFS_CS3_CONFIG:
  351. .word 0x88011131
  352. VAL_TC_EMIFS_CS1_ADVANCED:
  353. .word 0x00000022
  354. #endif
  355. VAL_TC_EMIFF_SDRAM_CONFIG:
  356. .word 0x010290fc
  357. VAL_TC_EMIFF_MRS:
  358. .word 0x00000027
  359. VAL_ARM_IDLECT1:
  360. .word 0x00000400
  361. VAL_ARM_IDLECT2:
  362. .word 0x00000886
  363. VAL_ARM_IDLECT3:
  364. .word 0x00000015
  365. WATCHDOG_VAL1:
  366. .word 0x000000f5
  367. WATCHDOG_VAL2:
  368. .word 0x000000a0
  369. VAL_MPU_LOAD_TIMER:
  370. .word 0xffffffff
  371. VAL_MPU_CNTL_TIMER:
  372. .word 0xffffffa1
  373. /* command values */
  374. .equ CMD_SDRAM_NOP, 0x00000000
  375. .equ CMD_SDRAM_PRECHARGE, 0x00000001
  376. .equ CMD_SDRAM_AUTOREFRESH, 0x00000002
  377. .equ CMD_SDRAM_CKE_SET_HIGH, 0x00000007