init.S 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. /*------------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-------------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------
  22. * Function: ext_bus_cntlr_init
  23. * Description: Initializes the External Bus Controller for the external
  24. * peripherals. IMPORTANT: For pass1 this code must run from
  25. * cache since you can not reliably change a peripheral banks
  26. * timing register (pbxap) while running code from that bank.
  27. * For ex., since we are running from ROM on bank 0, we can NOT
  28. * execute the code that modifies bank 0 timings from ROM, so
  29. * we run it from cache.
  30. * Bank 0 - Flash or Multi Purpose Socket
  31. * Bank 1 - Multi Purpose Socket or Flash
  32. * Bank 2 - not used
  33. * Bank 3 - not used
  34. * Bank 4 - not used
  35. * Bank 5 - not used
  36. * Bank 6 - used to switch on the 12V for the Multipurpose socket
  37. * Bank 7 - Config Register
  38. *-----------------------------------------------------------------------------*/
  39. #include <ppc4xx.h>
  40. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  41. #include <configs/PIP405.h>
  42. #include <ppc_asm.tmpl>
  43. #include <ppc_defs.h>
  44. #include <asm/cache.h>
  45. #include <asm/mmu.h>
  46. #include "pip405.h"
  47. .globl ext_bus_cntlr_init
  48. ext_bus_cntlr_init:
  49. mflr r4 /* save link register */
  50. mfdcr r3,strap /* get strapping reg */
  51. andi. r0, r3, PSR_ROM_LOC /* mask out irrelevant bits */
  52. bnelr /* jump back if PCI boot */
  53. bl ..getAddr
  54. ..getAddr:
  55. mflr r3 /* get address of ..getAddr */
  56. mtlr r4 /* restore link register */
  57. addi r4,0,14 /* set ctr to 14; used to prefetch */
  58. mtctr r4 /* 14 cache lines to fit this function */
  59. /* in cache (gives us 8x14=112 instrctns) */
  60. ..ebcloop:
  61. icbt r0,r3 /* prefetch cache line for addr in r3 */
  62. addi r3,r3,32 /* move to next cache line */
  63. bdnz ..ebcloop /* continue for 14 cache lines */
  64. /*-------------------------------------------------------------------
  65. * Delay to ensure all accesses to ROM are complete before changing
  66. * bank 0 timings.
  67. *------------------------------------------------------------------- */
  68. addis r3,0,0x0
  69. ori r3,r3,0xA000
  70. mtctr r3
  71. ..spinlp:
  72. bdnz ..spinlp /* spin loop */
  73. /*-----------------------------------------------------------------------
  74. * decide boot up mode
  75. *----------------------------------------------------------------------- */
  76. addi r4,0,pb0cr
  77. mtdcr ebccfga,r4
  78. mfdcr r4,ebccfgd
  79. andi. r0, r4, 0x2000 /* mask out irrelevant bits */
  80. beq 0f /* jump if 8 bit bus width */
  81. /* setup 16 bit things
  82. *-----------------------------------------------------------------------
  83. * Memory Bank 0 (16 Bit Flash) initialization
  84. *---------------------------------------------------------------------- */
  85. addi r4,0,pb0ap
  86. mtdcr ebccfga,r4
  87. addis r4,0,(FLASH_AP_B)@h
  88. ori r4,r4,(FLASH_AP_B)@l
  89. mtdcr ebccfgd,r4
  90. addi r4,0,pb0cr
  91. mtdcr ebccfga,r4
  92. /* BS=0x010(4MB),BU=0x3(R/W), */
  93. addis r4,0,(FLASH_CR_B)@h
  94. ori r4,r4,(FLASH_CR_B)@l
  95. mtdcr ebccfgd,r4
  96. b 1f
  97. 0:
  98. /* 8Bit boot mode: */
  99. /*-----------------------------------------------------------------------
  100. * Memory Bank 0 Multi Purpose Socket initialization
  101. *----------------------------------------------------------------------- */
  102. /* 0x7F8FFE80 slowest boot */
  103. addi r4,0,pb0ap
  104. mtdcr ebccfga,r4
  105. addis r4,0,(MPS_AP_B)@h
  106. ori r4,r4,(MPS_AP_B)@l
  107. mtdcr ebccfgd,r4
  108. addi r4,0,pb0cr
  109. mtdcr ebccfga,r4
  110. /* BS=0x010(4MB),BU=0x3(R/W), */
  111. addis r4,0,(MPS_CR_B)@h
  112. ori r4,r4,(MPS_CR_B)@l
  113. mtdcr ebccfgd,r4
  114. 1:
  115. /*-----------------------------------------------------------------------
  116. * Memory Bank 2-3-4-5-6 (not used) initialization
  117. *-----------------------------------------------------------------------*/
  118. addi r4,0,pb1cr
  119. mtdcr ebccfga,r4
  120. addis r4,0,0x0000
  121. ori r4,r4,0x0000
  122. mtdcr ebccfgd,r4
  123. addi r4,0,pb2cr
  124. mtdcr ebccfga,r4
  125. addis r4,0,0x0000
  126. ori r4,r4,0x0000
  127. mtdcr ebccfgd,r4
  128. addi r4,0,pb3cr
  129. mtdcr ebccfga,r4
  130. addis r4,0,0x0000
  131. ori r4,r4,0x0000
  132. mtdcr ebccfgd,r4
  133. addi r4,0,pb4cr
  134. mtdcr ebccfga,r4
  135. addis r4,0,0x0000
  136. ori r4,r4,0x0000
  137. mtdcr ebccfgd,r4
  138. addi r4,0,pb5cr
  139. mtdcr ebccfga,r4
  140. addis r4,0,0x0000
  141. ori r4,r4,0x0000
  142. mtdcr ebccfgd,r4
  143. addi r4,0,pb6cr
  144. mtdcr ebccfga,r4
  145. addis r4,0,0x0000
  146. ori r4,r4,0x0000
  147. mtdcr ebccfgd,r4
  148. addi r4,0,pb7cr
  149. mtdcr ebccfga,r4
  150. addis r4,0,0x0000
  151. ori r4,r4,0x0000
  152. mtdcr ebccfgd,r4
  153. nop /* pass2 DCR errata #8 */
  154. blr
  155. #if defined(CONFIG_BOOT_PCI)
  156. .section .bootpg,"ax"
  157. .globl _start_pci
  158. /*******************************************
  159. */
  160. _start_pci:
  161. /* first handle errata #68 / PCI_18 */
  162. iccci r0, r0 /* invalidate I-cache */
  163. lis r31, 0
  164. mticcr r31 /* ICCR = 0 (all uncachable) */
  165. isync
  166. mfccr0 r28 /* set CCR0[24] = 1 */
  167. ori r28, r28, 0x0080
  168. mtccr0 r28
  169. /* setup PMM0MA (0xEF400004) and PMM0PCIHA (0xEF40000C) */
  170. lis r28, 0xEF40
  171. addi r28, r28, 0x0004
  172. stw r31, 0x0C(r28) /* clear PMM0PCIHA */
  173. lis r29, 0xFFF8 /* open 512 kByte */
  174. addi r29, r29, 0x0001/* and enable this region */
  175. stwbrx r29, r0, r28 /* write PMM0MA */
  176. lis r28, 0xEEC0 /* address of PCIC0_CFGADDR */
  177. addi r29, r28, 4 /* add 4 to r29 -> PCIC0_CFGDATA */
  178. lis r31, 0x8000 /* set en bit bus 0 */
  179. ori r31, r31, 0x304C/* device 6 func 0 reg 4C (XBCS register) */
  180. stwbrx r31, r0, r28 /* write it */
  181. lwbrx r31, r0, r29 /* load XBCS register */
  182. oris r31, r31, 0x02C4/* clear BIOSCS WPE, set lower, extended and 1M extended BIOS enable */
  183. stwbrx r31, r0, r29 /* write back XBCS register */
  184. nop
  185. nop
  186. b _start /* normal start */
  187. #endif