dcgu.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * (C) Copyright 2009 Stefan Roese <sr@denx.de>, DENX Software Engineering
  3. *
  4. * Original Author Guenter Gebhardt
  5. * Copyright (C) 2006 Micronas GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/errno.h>
  24. #include "vct.h"
  25. int dcgu_set_clk_switch(enum dcgu_hw_module module, enum dcgu_switch setup)
  26. {
  27. u32 enable;
  28. union dcgu_clk_en1 en1;
  29. union dcgu_clk_en2 en2;
  30. switch (setup) {
  31. case DCGU_SWITCH_ON:
  32. enable = 1;
  33. break;
  34. case DCGU_SWITCH_OFF:
  35. enable = 0;
  36. break;
  37. default:
  38. printf("%s:%i:Invalid clock switch: %i\n", __FILE__, __LINE__,
  39. setup);
  40. return -EINVAL;
  41. }
  42. if (module == DCGU_HW_MODULE_CPU)
  43. en2.reg = reg_read(DCGU_CLK_EN2(DCGU_BASE));
  44. else
  45. en1.reg = reg_read(DCGU_CLK_EN1(DCGU_BASE));
  46. switch (module) {
  47. case DCGU_HW_MODULE_MSMC:
  48. en1.bits.en_clkmsmc = enable;
  49. break;
  50. case DCGU_HW_MODULE_SSI_S:
  51. en1.bits.en_clkssi_s = enable;
  52. break;
  53. case DCGU_HW_MODULE_SSI_M:
  54. en1.bits.en_clkssi_m = enable;
  55. break;
  56. case DCGU_HW_MODULE_SMC:
  57. en1.bits.en_clksmc = enable;
  58. break;
  59. case DCGU_HW_MODULE_EBI:
  60. en1.bits.en_clkebi = enable;
  61. break;
  62. case DCGU_HW_MODULE_USB_PLL:
  63. en1.bits.en_usbpll = enable;
  64. break;
  65. case DCGU_HW_MODULE_USB_60:
  66. en1.bits.en_clkusb60 = enable;
  67. break;
  68. case DCGU_HW_MODULE_USB_24:
  69. en1.bits.en_clkusb24 = enable;
  70. break;
  71. case DCGU_HW_MODULE_UART_2:
  72. en1.bits.en_clkuart2 = enable;
  73. break;
  74. case DCGU_HW_MODULE_UART_1:
  75. en1.bits.en_clkuart1 = enable;
  76. break;
  77. case DCGU_HW_MODULE_PERI:
  78. en1.bits.en_clkperi20 = enable;
  79. break;
  80. case DCGU_HW_MODULE_CPU:
  81. en2.bits.en_clkcpu = enable;
  82. break;
  83. case DCGU_HW_MODULE_I2S:
  84. en1.bits.en_clk_i2s_dly = enable;
  85. break;
  86. case DCGU_HW_MODULE_ABP_SCC:
  87. en1.bits.en_clk_scc_abp = enable;
  88. break;
  89. case DCGU_HW_MODULE_SPDIF:
  90. en1.bits.en_clk_dtv_spdo = enable;
  91. break;
  92. case DCGU_HW_MODULE_AD:
  93. en1.bits.en_clkad = enable;
  94. break;
  95. case DCGU_HW_MODULE_MVD:
  96. en1.bits.en_clkmvd = enable;
  97. break;
  98. case DCGU_HW_MODULE_TSD:
  99. en1.bits.en_clktsd = enable;
  100. break;
  101. case DCGU_HW_MODULE_GA:
  102. en1.bits.en_clkga = enable;
  103. break;
  104. case DCGU_HW_MODULE_DVP:
  105. en1.bits.en_clkdvp = enable;
  106. break;
  107. case DCGU_HW_MODULE_MR2:
  108. en1.bits.en_clkmr2 = enable;
  109. break;
  110. case DCGU_HW_MODULE_MR1:
  111. en1.bits.en_clkmr1 = enable;
  112. break;
  113. default:
  114. printf("%s:%i:Invalid hardware module: %i\n", __FILE__,
  115. __LINE__, module);
  116. return -EINVAL;
  117. }
  118. /*
  119. * The reg_read() following the reg_write() below forces the write to
  120. * be really done on the bus.
  121. * Otherwise the clock may not be switched on when this API function
  122. * returns, which may cause an bus error if a registers of the hardware
  123. * module connected to the clock is accessed.
  124. */
  125. if (module == DCGU_HW_MODULE_CPU) {
  126. reg_write(DCGU_CLK_EN2(DCGU_BASE), en2.reg);
  127. en2.reg = reg_read(DCGU_CLK_EN2(DCGU_BASE));
  128. } else {
  129. reg_write(DCGU_CLK_EN1(DCGU_BASE), en1.reg);
  130. en1.reg = reg_read(DCGU_CLK_EN1(DCGU_BASE));
  131. }
  132. return 0;
  133. }
  134. int dcgu_set_reset_switch(enum dcgu_hw_module module, enum dcgu_switch setup)
  135. {
  136. union dcgu_reset_unit1 val;
  137. u32 enable;
  138. switch (setup) {
  139. case DCGU_SWITCH_ON:
  140. enable = 1;
  141. break;
  142. case DCGU_SWITCH_OFF:
  143. enable = 0;
  144. break;
  145. default:
  146. printf("%s:%i:Invalid reset switch: %i\n", __FILE__, __LINE__,
  147. setup);
  148. return -EINVAL;
  149. }
  150. val.reg = reg_read(DCGU_RESET_UNIT1(DCGU_BASE));
  151. switch (module) {
  152. case DCGU_HW_MODULE_MSMC:
  153. val.bits.swreset_clkmsmc = enable;
  154. break;
  155. case DCGU_HW_MODULE_SSI_S:
  156. val.bits.swreset_clkssi_s = enable;
  157. break;
  158. case DCGU_HW_MODULE_SSI_M:
  159. val.bits.swreset_clkssi_m = enable;
  160. break;
  161. case DCGU_HW_MODULE_SMC:
  162. val.bits.swreset_clksmc = enable;
  163. break;
  164. case DCGU_HW_MODULE_EBI:
  165. val.bits.swreset_clkebi = enable;
  166. break;
  167. case DCGU_HW_MODULE_USB_60:
  168. val.bits.swreset_clkusb60 = enable;
  169. break;
  170. case DCGU_HW_MODULE_USB_24:
  171. val.bits.swreset_clkusb24 = enable;
  172. break;
  173. case DCGU_HW_MODULE_UART_2:
  174. val.bits.swreset_clkuart2 = enable;
  175. break;
  176. case DCGU_HW_MODULE_UART_1:
  177. val.bits.swreset_clkuart1 = enable;
  178. break;
  179. case DCGU_HW_MODULE_PWM:
  180. val.bits.swreset_pwm = enable;
  181. break;
  182. case DCGU_HW_MODULE_GPT:
  183. val.bits.swreset_gpt = enable;
  184. break;
  185. case DCGU_HW_MODULE_I2C2:
  186. val.bits.swreset_i2c2 = enable;
  187. break;
  188. case DCGU_HW_MODULE_I2C1:
  189. val.bits.swreset_i2c1 = enable;
  190. break;
  191. case DCGU_HW_MODULE_GPIO2:
  192. val.bits.swreset_gpio2 = enable;
  193. break;
  194. case DCGU_HW_MODULE_GPIO1:
  195. val.bits.swreset_gpio1 = enable;
  196. break;
  197. case DCGU_HW_MODULE_CPU:
  198. val.bits.swreset_clkcpu = enable;
  199. break;
  200. case DCGU_HW_MODULE_I2S:
  201. val.bits.swreset_clk_i2s_dly = enable;
  202. break;
  203. case DCGU_HW_MODULE_ABP_SCC:
  204. val.bits.swreset_clk_scc_abp = enable;
  205. break;
  206. case DCGU_HW_MODULE_SPDIF:
  207. val.bits.swreset_clk_dtv_spdo = enable;
  208. break;
  209. case DCGU_HW_MODULE_AD:
  210. val.bits.swreset_clkad = enable;
  211. break;
  212. case DCGU_HW_MODULE_MVD:
  213. val.bits.swreset_clkmvd = enable;
  214. break;
  215. case DCGU_HW_MODULE_TSD:
  216. val.bits.swreset_clktsd = enable;
  217. break;
  218. case DCGU_HW_MODULE_TSIO:
  219. val.bits.swreset_clktsio = enable;
  220. break;
  221. case DCGU_HW_MODULE_GA:
  222. val.bits.swreset_clkga = enable;
  223. break;
  224. case DCGU_HW_MODULE_MPC:
  225. val.bits.swreset_clkmpc = enable;
  226. break;
  227. case DCGU_HW_MODULE_CVE:
  228. val.bits.swreset_clkcve = enable;
  229. break;
  230. case DCGU_HW_MODULE_DVP:
  231. val.bits.swreset_clkdvp = enable;
  232. break;
  233. case DCGU_HW_MODULE_MR2:
  234. val.bits.swreset_clkmr2 = enable;
  235. break;
  236. case DCGU_HW_MODULE_MR1:
  237. val.bits.swreset_clkmr1 = enable;
  238. break;
  239. default:
  240. printf("%s:%i:Invalid hardware module: %i\n", __FILE__,
  241. __LINE__, module);
  242. return -EINVAL;
  243. }
  244. reg_write(DCGU_RESET_UNIT1(DCGU_BASE), val.reg);
  245. return 0;
  246. }