init.S 3.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <ppc_asm.tmpl>
  22. #include <asm-ppc/mmu.h>
  23. #include <config.h>
  24. /**************************************************************************
  25. * TLB TABLE
  26. *
  27. * This table is used by the cpu boot code to setup the initial tlb
  28. * entries. Rather than make broad assumptions in the cpu source tree,
  29. * this table lets each board set things up however they like.
  30. *
  31. * Pointer to the table is returned in r1
  32. *
  33. *************************************************************************/
  34. .section .bootpg,"ax"
  35. .globl tlbtab
  36. tlbtab:
  37. tlbtab_start
  38. /*
  39. * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
  40. * speed up boot process. It is patched after relocation to enable SA_I
  41. */
  42. tlbentry( 0xF0000000, SZ_256M, 0xF0000000, 1, AC_R|AC_W|AC_X|SA_G )
  43. /*
  44. * TLB entries for SDRAM are not needed on this platform. They are
  45. * generated dynamically in the SPD DDR2 detection routine.
  46. */
  47. #ifdef CONFIG_SYS_INIT_RAM_DCACHE
  48. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  49. tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0,
  50. AC_R|AC_W|AC_X|SA_G )
  51. #endif
  52. /* TLB-entry for PCI Memory */
  53. tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x00000000, SZ_256M,
  54. CONFIG_SYS_PCI_MEMBASE + 0x00000000, 1, AC_R|AC_W|SA_G|SA_I )
  55. tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x10000000, SZ_256M,
  56. CONFIG_SYS_PCI_MEMBASE + 0x10000000, 1, AC_R|AC_W|SA_G|SA_I )
  57. tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x20000000, SZ_256M,
  58. CONFIG_SYS_PCI_MEMBASE + 0x20000000, 1, AC_R|AC_W|SA_G|SA_I )
  59. tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x30000000, SZ_256M,
  60. CONFIG_SYS_PCI_MEMBASE + 0x30000000, 1, AC_R|AC_W|SA_G|SA_I )
  61. /* TLB-entry for EBC */
  62. tlbentry( CONFIG_SYS_CPLD_BASE, SZ_1K, CONFIG_SYS_CPLD_BASE, 1, AC_R|AC_W|SA_G|SA_I )
  63. /* TLB-entry for Internal Registers & OCM */
  64. /* I wonder why this must be executable -- lrj@acm.org 2007-10-08 */
  65. tlbentry( 0xE0000000, SZ_16M, 0xE0000000, 0, AC_R|AC_W|AC_X|SA_I )
  66. /*TLB-entry PCI registers*/
  67. tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_R|AC_W|SA_G|SA_I )
  68. /* TLB-entry for peripherals */
  69. tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_R|AC_W|SA_G|SA_I)
  70. /* TLB-entry PCI IO Space - from sr@denx.de */
  71. tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_R|AC_W|SA_G|SA_I)
  72. tlbtab_end
  73. #if defined(CONFIG_KORAT_PERMANENT)
  74. .globl korat_branch_absolute
  75. korat_branch_absolute:
  76. mtlr r3
  77. blr
  78. #endif