mpc8641hpcn.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * Copyright 2006, 2007 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <pci.h>
  24. #include <asm/processor.h>
  25. #include <asm/immap_86xx.h>
  26. #include <asm/fsl_pci.h>
  27. #include <asm/fsl_ddr_sdram.h>
  28. #include <asm/io.h>
  29. #include <libfdt.h>
  30. #include <fdt_support.h>
  31. #include <netdev.h>
  32. #include "../common/pixis.h"
  33. phys_size_t fixed_sdram(void);
  34. int board_early_init_f(void)
  35. {
  36. return 0;
  37. }
  38. int checkboard(void)
  39. {
  40. printf ("Board: MPC8641HPCN, System ID: 0x%02x, "
  41. "System Version: 0x%02x, FPGA Version: 0x%02x\n",
  42. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  43. in8(PIXIS_BASE + PIXIS_PVER));
  44. #ifdef CONFIG_PHYS_64BIT
  45. printf (" 36-bit physical address map\n");
  46. #endif
  47. return 0;
  48. }
  49. phys_size_t
  50. initdram(int board_type)
  51. {
  52. phys_size_t dram_size = 0;
  53. #if defined(CONFIG_SPD_EEPROM)
  54. dram_size = fsl_ddr_sdram();
  55. #else
  56. dram_size = fixed_sdram();
  57. #endif
  58. #if defined(CONFIG_SYS_RAMBOOT)
  59. puts(" DDR: ");
  60. return dram_size;
  61. #endif
  62. puts(" DDR: ");
  63. return dram_size;
  64. }
  65. #if !defined(CONFIG_SPD_EEPROM)
  66. /*
  67. * Fixed sdram init -- doesn't use serial presence detect.
  68. */
  69. phys_size_t
  70. fixed_sdram(void)
  71. {
  72. #if !defined(CONFIG_SYS_RAMBOOT)
  73. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  74. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  75. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  76. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  77. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  78. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  79. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  80. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  81. ddr->sdram_mode_1 = CONFIG_SYS_DDR_MODE_1;
  82. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  83. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  84. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  85. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  86. ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
  87. ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
  88. #if defined (CONFIG_DDR_ECC)
  89. ddr->err_disable = 0x0000008D;
  90. ddr->err_sbe = 0x00ff0000;
  91. #endif
  92. asm("sync;isync");
  93. udelay(500);
  94. #if defined (CONFIG_DDR_ECC)
  95. /* Enable ECC checking */
  96. ddr->sdram_cfg_1 = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  97. #else
  98. ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CONTROL;
  99. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  100. #endif
  101. asm("sync; isync");
  102. udelay(500);
  103. #endif
  104. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  105. }
  106. #endif /* !defined(CONFIG_SPD_EEPROM) */
  107. #if defined(CONFIG_PCI)
  108. static struct pci_controller pci1_hose;
  109. #endif /* CONFIG_PCI */
  110. #ifdef CONFIG_PCI2
  111. static struct pci_controller pci2_hose;
  112. #endif /* CONFIG_PCI2 */
  113. int first_free_busno = 0;
  114. void pci_init_board(void)
  115. {
  116. #ifdef CONFIG_PCI1
  117. {
  118. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  119. struct pci_controller *hose = &pci1_hose;
  120. struct pci_region *r = hose->regions;
  121. volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
  122. volatile ccsr_gur_t *gur = &immap->im_gur;
  123. uint devdisr = gur->devdisr;
  124. uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
  125. >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
  126. #ifdef DEBUG
  127. uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
  128. >> MPC8641_PORBMSR_HA_SHIFT;
  129. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  130. #endif
  131. if ((io_sel == 2 || io_sel == 3 || io_sel == 5
  132. || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
  133. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  134. debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  135. debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det);
  136. if (pci->pme_msg_det) {
  137. pci->pme_msg_det = 0xffffffff;
  138. debug(" with errors. Clearing. Now 0x%08x",
  139. pci->pme_msg_det);
  140. }
  141. debug("\n");
  142. /* outbound memory */
  143. pci_set_region(r++,
  144. CONFIG_SYS_PCI1_MEM_BUS,
  145. CONFIG_SYS_PCI1_MEM_PHYS,
  146. CONFIG_SYS_PCI1_MEM_SIZE,
  147. PCI_REGION_MEM);
  148. /* outbound io */
  149. pci_set_region(r++,
  150. CONFIG_SYS_PCI1_IO_BUS,
  151. CONFIG_SYS_PCI1_IO_PHYS,
  152. CONFIG_SYS_PCI1_IO_SIZE,
  153. PCI_REGION_IO);
  154. /* inbound */
  155. r += fsl_pci_setup_inbound_windows(r);
  156. hose->region_count = r - hose->regions;
  157. hose->first_busno=first_free_busno;
  158. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  159. fsl_pci_init(hose);
  160. first_free_busno=hose->last_busno+1;
  161. printf (" PCI-EXPRESS 1 on bus %02x - %02x\n",
  162. hose->first_busno,hose->last_busno);
  163. /*
  164. * Activate ULI1575 legacy chip by performing a fake
  165. * memory access. Needed to make ULI RTC work.
  166. */
  167. in_be32((unsigned *) ((char *)(CONFIG_SYS_PCI1_MEM_VIRT
  168. + CONFIG_SYS_PCI1_MEM_SIZE - 0x1000000)));
  169. } else {
  170. puts("PCI-EXPRESS 1: Disabled\n");
  171. }
  172. }
  173. #else
  174. puts("PCI-EXPRESS1: Disabled\n");
  175. #endif /* CONFIG_PCI1 */
  176. #ifdef CONFIG_PCI2
  177. {
  178. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI2_ADDR;
  179. struct pci_controller *hose = &pci2_hose;
  180. struct pci_region *r = hose->regions;
  181. /* outbound memory */
  182. pci_set_region(r++,
  183. CONFIG_SYS_PCI2_MEM_BUS,
  184. CONFIG_SYS_PCI2_MEM_PHYS,
  185. CONFIG_SYS_PCI2_MEM_SIZE,
  186. PCI_REGION_MEM);
  187. /* outbound io */
  188. pci_set_region(r++,
  189. CONFIG_SYS_PCI2_IO_BUS,
  190. CONFIG_SYS_PCI2_IO_PHYS,
  191. CONFIG_SYS_PCI2_IO_SIZE,
  192. PCI_REGION_IO);
  193. /* inbound */
  194. r += fsl_pci_setup_inbound_windows(r);
  195. hose->region_count = r - hose->regions;
  196. hose->first_busno=first_free_busno;
  197. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  198. fsl_pci_init(hose);
  199. first_free_busno=hose->last_busno+1;
  200. printf (" PCI-EXPRESS 2 on bus %02x - %02x\n",
  201. hose->first_busno,hose->last_busno);
  202. }
  203. #else
  204. puts("PCI-EXPRESS 2: Disabled\n");
  205. #endif /* CONFIG_PCI2 */
  206. }
  207. #if defined(CONFIG_OF_BOARD_SETUP)
  208. void
  209. ft_board_setup(void *blob, bd_t *bd)
  210. {
  211. int off;
  212. u64 *tmp;
  213. u32 *addrcells;
  214. ft_cpu_setup(blob, bd);
  215. #ifdef CONFIG_PCI1
  216. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  217. #endif
  218. #ifdef CONFIG_PCI2
  219. ft_fsl_pci_setup(blob, "pci1", &pci2_hose);
  220. #endif
  221. /*
  222. * Warn if it looks like the device tree doesn't match u-boot.
  223. * This is just an estimation, based on the location of CCSR,
  224. * which is defined by the "reg" property in the soc node.
  225. */
  226. off = fdt_path_offset(blob, "/soc8641");
  227. addrcells = (u32 *)fdt_getprop(blob, 0, "#address-cells", NULL);
  228. tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
  229. if (tmp) {
  230. u64 addr;
  231. if (addrcells && (*addrcells == 1))
  232. addr = *(u32 *)tmp;
  233. else
  234. addr = *tmp;
  235. if (addr != CONFIG_SYS_CCSRBAR_PHYS)
  236. printf("WARNING: The CCSRBAR address in your .dts "
  237. "does not match the address of the CCSR "
  238. "in u-boot. This means your .dts might "
  239. "be old.\n");
  240. }
  241. }
  242. #endif
  243. /*
  244. * get_board_sys_clk
  245. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  246. */
  247. unsigned long
  248. get_board_sys_clk(ulong dummy)
  249. {
  250. u8 i, go_bit, rd_clks;
  251. ulong val = 0;
  252. go_bit = in8(PIXIS_BASE + PIXIS_VCTL);
  253. go_bit &= 0x01;
  254. rd_clks = in8(PIXIS_BASE + PIXIS_VCFGEN0);
  255. rd_clks &= 0x1C;
  256. /*
  257. * Only if both go bit and the SCLK bit in VCFGEN0 are set
  258. * should we be using the AUX register. Remember, we also set the
  259. * GO bit to boot from the alternate bank on the on-board flash
  260. */
  261. if (go_bit) {
  262. if (rd_clks == 0x1c)
  263. i = in8(PIXIS_BASE + PIXIS_AUX);
  264. else
  265. i = in8(PIXIS_BASE + PIXIS_SPD);
  266. } else {
  267. i = in8(PIXIS_BASE + PIXIS_SPD);
  268. }
  269. i &= 0x07;
  270. switch (i) {
  271. case 0:
  272. val = 33000000;
  273. break;
  274. case 1:
  275. val = 40000000;
  276. break;
  277. case 2:
  278. val = 50000000;
  279. break;
  280. case 3:
  281. val = 66000000;
  282. break;
  283. case 4:
  284. val = 83000000;
  285. break;
  286. case 5:
  287. val = 100000000;
  288. break;
  289. case 6:
  290. val = 134000000;
  291. break;
  292. case 7:
  293. val = 166000000;
  294. break;
  295. }
  296. return val;
  297. }
  298. int board_eth_init(bd_t *bis)
  299. {
  300. /* Initialize TSECs */
  301. cpu_eth_init(bis);
  302. return pci_eth_init(bis);
  303. }
  304. void board_reset(void)
  305. {
  306. out8(PIXIS_BASE + PIXIS_RST, 0);
  307. while (1)
  308. ;
  309. }
  310. #ifdef CONFIG_MP
  311. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  312. void board_lmb_reserve(struct lmb *lmb)
  313. {
  314. cpu_mp_lmb_reserve(lmb);
  315. }
  316. #endif