tlb.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  30. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  33. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  34. 0, 0, BOOKE_PAGESZ_4K, 0),
  35. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  39. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  40. 0, 0, BOOKE_PAGESZ_4K, 0),
  41. /* TLB 1 Initializations */
  42. /*
  43. * TLBe 0: 16M Non-cacheable, guarded
  44. * 0xff000000 16M FLASH (upper half)
  45. * Out of reset this entry is only 4K.
  46. */
  47. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x1000000, CONFIG_SYS_FLASH_BASE + 0x1000000,
  48. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  49. 0, 0, BOOKE_PAGESZ_16M, 1),
  50. /*
  51. * TLBe 1: 16M Non-cacheable, guarded
  52. * 0xfe000000 16M FLASH (lower half)
  53. */
  54. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  55. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 1, BOOKE_PAGESZ_16M, 1),
  57. /*
  58. * TLBe 2: 1G Non-cacheable, guarded
  59. * 0x80000000 512M PCI1 MEM
  60. * 0xa0000000 512M PCIe MEM
  61. */
  62. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  63. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  64. 0, 2, BOOKE_PAGESZ_1G, 1),
  65. /*
  66. * TLBe 3: 64M Non-cacheable, guarded
  67. * 0xe000_0000 1M CCSRBAR
  68. * 0xe200_0000 8M PCI1 IO
  69. * 0xe280_0000 8M PCIe IO
  70. */
  71. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  72. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  73. 0, 3, BOOKE_PAGESZ_64M, 1),
  74. /*
  75. * TLBe 4: 64M Cacheable, non-guarded
  76. * 0xf000_0000 64M LBC SDRAM
  77. */
  78. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
  79. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  80. 0, 4, BOOKE_PAGESZ_64M, 1),
  81. /*
  82. * TLBe 5: 256K Non-cacheable, guarded
  83. * 0xf8000000 32K BCSR
  84. * 0xf8008000 32K PIB (CS4)
  85. * 0xf8010000 32K PIB (CS5)
  86. */
  87. SET_TLB_ENTRY(1, CONFIG_SYS_BCSR_BASE, CONFIG_SYS_BCSR_BASE,
  88. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  89. 0, 5, BOOKE_PAGESZ_256K, 1),
  90. };
  91. int num_tlb_entries = ARRAY_SIZE(tlb_table);