mpc8536ds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * Copyright 2008 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <spd.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <spd_sdram.h>
  36. #include <fdt_support.h>
  37. #include <tsec.h>
  38. #include <netdev.h>
  39. #include <sata.h>
  40. #include "../common/pixis.h"
  41. #include "../common/sgmii_riser.h"
  42. phys_size_t fixed_sdram(void);
  43. int board_early_init_f (void)
  44. {
  45. #ifdef CONFIG_MMC
  46. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  47. setbits_be32(&gur->pmuxcr,
  48. (MPC85xx_PMUXCR_SD_DATA |
  49. MPC85xx_PMUXCR_SDHC_CD |
  50. MPC85xx_PMUXCR_SDHC_WP));
  51. #endif
  52. return 0;
  53. }
  54. int checkboard (void)
  55. {
  56. printf ("Board: MPC8536DS, System ID: 0x%02x, "
  57. "System Version: 0x%02x, FPGA Version: 0x%02x\n",
  58. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  59. in8(PIXIS_BASE + PIXIS_PVER));
  60. return 0;
  61. }
  62. phys_size_t
  63. initdram(int board_type)
  64. {
  65. phys_size_t dram_size = 0;
  66. puts("Initializing....");
  67. #ifdef CONFIG_SPD_EEPROM
  68. dram_size = fsl_ddr_sdram();
  69. #else
  70. dram_size = fixed_sdram();
  71. #endif
  72. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  73. dram_size *= 0x100000;
  74. puts(" DDR: ");
  75. return dram_size;
  76. }
  77. #if !defined(CONFIG_SPD_EEPROM)
  78. /*
  79. * Fixed sdram init -- doesn't use serial presence detect.
  80. */
  81. phys_size_t fixed_sdram (void)
  82. {
  83. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  84. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  85. uint d_init;
  86. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  87. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  88. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  89. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  90. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  91. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  92. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  93. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  94. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  95. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  96. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  97. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  98. #if defined (CONFIG_DDR_ECC)
  99. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  100. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  101. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  102. #endif
  103. asm("sync;isync");
  104. udelay(500);
  105. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  106. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  107. d_init = 1;
  108. debug("DDR - 1st controller: memory initializing\n");
  109. /*
  110. * Poll until memory is initialized.
  111. * 512 Meg at 400 might hit this 200 times or so.
  112. */
  113. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  114. udelay(1000);
  115. }
  116. debug("DDR: memory initialized\n\n");
  117. asm("sync; isync");
  118. udelay(500);
  119. #endif
  120. return 512 * 1024 * 1024;
  121. }
  122. #endif
  123. #ifdef CONFIG_PCI1
  124. static struct pci_controller pci1_hose;
  125. #endif
  126. #ifdef CONFIG_PCIE1
  127. static struct pci_controller pcie1_hose;
  128. #endif
  129. #ifdef CONFIG_PCIE2
  130. static struct pci_controller pcie2_hose;
  131. #endif
  132. #ifdef CONFIG_PCIE3
  133. static struct pci_controller pcie3_hose;
  134. #endif
  135. int first_free_busno=0;
  136. void
  137. pci_init_board(void)
  138. {
  139. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  140. uint devdisr = gur->devdisr;
  141. uint sdrs2_io_sel =
  142. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  143. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  144. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  145. debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x,\
  146. host_agent=%x\n", devdisr, sdrs2_io_sel, io_sel, host_agent);
  147. if (sdrs2_io_sel == 7)
  148. printf(" Serdes2 disalbed\n");
  149. else if (sdrs2_io_sel == 4) {
  150. printf(" eTSEC1 is in sgmii mode.\n");
  151. printf(" eTSEC3 is in sgmii mode.\n");
  152. } else if (sdrs2_io_sel == 6)
  153. printf(" eTSEC1 is in sgmii mode.\n");
  154. #ifdef CONFIG_PCIE3
  155. {
  156. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  157. struct pci_controller *hose = &pcie3_hose;
  158. int pcie_ep = (host_agent == 1);
  159. int pcie_configured = (io_sel == 7);
  160. struct pci_region *r = hose->regions;
  161. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  162. printf ("\n PCIE3 connected to Slot3 as %s (base address %x)",
  163. pcie_ep ? "End Point" : "Root Complex",
  164. (uint)pci);
  165. if (pci->pme_msg_det) {
  166. pci->pme_msg_det = 0xffffffff;
  167. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  168. }
  169. printf ("\n");
  170. /* inbound */
  171. r += fsl_pci_setup_inbound_windows(r);
  172. /* outbound memory */
  173. pci_set_region(r++,
  174. CONFIG_SYS_PCIE3_MEM_BUS,
  175. CONFIG_SYS_PCIE3_MEM_PHYS,
  176. CONFIG_SYS_PCIE3_MEM_SIZE,
  177. PCI_REGION_MEM);
  178. /* outbound io */
  179. pci_set_region(r++,
  180. CONFIG_SYS_PCIE3_IO_BUS,
  181. CONFIG_SYS_PCIE3_IO_PHYS,
  182. CONFIG_SYS_PCIE3_IO_SIZE,
  183. PCI_REGION_IO);
  184. hose->region_count = r - hose->regions;
  185. hose->first_busno=first_free_busno;
  186. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  187. fsl_pci_init(hose);
  188. first_free_busno=hose->last_busno+1;
  189. printf (" PCIE3 on bus %02x - %02x\n",
  190. hose->first_busno,hose->last_busno);
  191. } else {
  192. printf (" PCIE3: disabled\n");
  193. }
  194. }
  195. #else
  196. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  197. #endif
  198. #ifdef CONFIG_PCIE1
  199. {
  200. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  201. struct pci_controller *hose = &pcie1_hose;
  202. int pcie_ep = (host_agent == 5);
  203. int pcie_configured = (io_sel == 2 || io_sel == 3
  204. || io_sel == 5 || io_sel == 7);
  205. struct pci_region *r = hose->regions;
  206. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  207. printf ("\n PCIE1 connected to Slot1 as %s (base address %x)",
  208. pcie_ep ? "End Point" : "Root Complex",
  209. (uint)pci);
  210. if (pci->pme_msg_det) {
  211. pci->pme_msg_det = 0xffffffff;
  212. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  213. }
  214. printf ("\n");
  215. /* inbound */
  216. r += fsl_pci_setup_inbound_windows(r);
  217. /* outbound memory */
  218. pci_set_region(r++,
  219. CONFIG_SYS_PCIE1_MEM_BUS,
  220. CONFIG_SYS_PCIE1_MEM_PHYS,
  221. CONFIG_SYS_PCIE1_MEM_SIZE,
  222. PCI_REGION_MEM);
  223. /* outbound io */
  224. pci_set_region(r++,
  225. CONFIG_SYS_PCIE1_IO_BUS,
  226. CONFIG_SYS_PCIE1_IO_PHYS,
  227. CONFIG_SYS_PCIE1_IO_SIZE,
  228. PCI_REGION_IO);
  229. #ifdef CONFIG_SYS_PCIE1_MEM_BUS2
  230. /* outbound memory */
  231. pci_set_region(r++,
  232. CONFIG_SYS_PCIE1_MEM_BUS2,
  233. CONFIG_SYS_PCIE1_MEM_PHYS2,
  234. CONFIG_SYS_PCIE1_MEM_SIZE2,
  235. PCI_REGION_MEM);
  236. #endif
  237. hose->region_count = r - hose->regions;
  238. hose->first_busno=first_free_busno;
  239. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  240. fsl_pci_init(hose);
  241. first_free_busno=hose->last_busno+1;
  242. printf(" PCIE1 on bus %02x - %02x\n",
  243. hose->first_busno,hose->last_busno);
  244. } else {
  245. printf (" PCIE1: disabled\n");
  246. }
  247. }
  248. #else
  249. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  250. #endif
  251. #ifdef CONFIG_PCIE2
  252. {
  253. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  254. struct pci_controller *hose = &pcie2_hose;
  255. int pcie_ep = (host_agent == 3);
  256. int pcie_configured = (io_sel == 5 || io_sel == 7);
  257. struct pci_region *r = hose->regions;
  258. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  259. printf ("\n PCIE2 connected to Slot 2 as %s (base address %x)",
  260. pcie_ep ? "End Point" : "Root Complex",
  261. (uint)pci);
  262. if (pci->pme_msg_det) {
  263. pci->pme_msg_det = 0xffffffff;
  264. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  265. }
  266. printf ("\n");
  267. /* inbound */
  268. r += fsl_pci_setup_inbound_windows(r);
  269. /* outbound memory */
  270. pci_set_region(r++,
  271. CONFIG_SYS_PCIE2_MEM_BUS,
  272. CONFIG_SYS_PCIE2_MEM_PHYS,
  273. CONFIG_SYS_PCIE2_MEM_SIZE,
  274. PCI_REGION_MEM);
  275. /* outbound io */
  276. pci_set_region(r++,
  277. CONFIG_SYS_PCIE2_IO_BUS,
  278. CONFIG_SYS_PCIE2_IO_PHYS,
  279. CONFIG_SYS_PCIE2_IO_SIZE,
  280. PCI_REGION_IO);
  281. #ifdef CONFIG_SYS_PCIE2_MEM_BUS2
  282. /* outbound memory */
  283. pci_set_region(r++,
  284. CONFIG_SYS_PCIE2_MEM_BUS2,
  285. CONFIG_SYS_PCIE2_MEM_PHYS2,
  286. CONFIG_SYS_PCIE2_MEM_SIZE2,
  287. PCI_REGION_MEM);
  288. #endif
  289. hose->region_count = r - hose->regions;
  290. hose->first_busno=first_free_busno;
  291. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  292. fsl_pci_init(hose);
  293. first_free_busno=hose->last_busno+1;
  294. printf (" PCIE2 on bus %02x - %02x\n",
  295. hose->first_busno,hose->last_busno);
  296. } else {
  297. printf (" PCIE2: disabled\n");
  298. }
  299. }
  300. #else
  301. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  302. #endif
  303. #ifdef CONFIG_PCI1
  304. {
  305. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  306. struct pci_controller *hose = &pci1_hose;
  307. struct pci_region *r = hose->regions;
  308. uint pci_agent = (host_agent == 6);
  309. uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */
  310. uint pci_32 = 1;
  311. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  312. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  313. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  314. printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n",
  315. (pci_32) ? 32 : 64,
  316. (pci_speed == 33333000) ? "33" :
  317. (pci_speed == 66666000) ? "66" : "unknown",
  318. pci_clk_sel ? "sync" : "async",
  319. pci_agent ? "agent" : "host",
  320. pci_arb ? "arbiter" : "external-arbiter",
  321. (uint)pci
  322. );
  323. /* inbound */
  324. r += fsl_pci_setup_inbound_windows(r);
  325. /* outbound memory */
  326. pci_set_region(r++,
  327. CONFIG_SYS_PCI1_MEM_BUS,
  328. CONFIG_SYS_PCI1_MEM_PHYS,
  329. CONFIG_SYS_PCI1_MEM_SIZE,
  330. PCI_REGION_MEM);
  331. /* outbound io */
  332. pci_set_region(r++,
  333. CONFIG_SYS_PCI1_IO_BUS,
  334. CONFIG_SYS_PCI1_IO_PHYS,
  335. CONFIG_SYS_PCI1_IO_SIZE,
  336. PCI_REGION_IO);
  337. #ifdef CONFIG_SYS_PCI1_MEM_BUS2
  338. /* outbound memory */
  339. pci_set_region(r++,
  340. CONFIG_SYS_PCI1_MEM_BUS2,
  341. CONFIG_SYS_PCI1_MEM_PHYS2,
  342. CONFIG_SYS_PCI1_MEM_SIZE2,
  343. PCI_REGION_MEM);
  344. #endif
  345. hose->region_count = r - hose->regions;
  346. hose->first_busno=first_free_busno;
  347. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  348. fsl_pci_init(hose);
  349. first_free_busno=hose->last_busno+1;
  350. printf ("PCI on bus %02x - %02x\n",
  351. hose->first_busno,hose->last_busno);
  352. } else {
  353. printf (" PCI: disabled\n");
  354. }
  355. }
  356. #else
  357. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  358. #endif
  359. }
  360. int board_early_init_r(void)
  361. {
  362. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  363. const u8 flash_esel = 1;
  364. /*
  365. * Remap Boot flash + PROMJET region to caching-inhibited
  366. * so that flash can be erased properly.
  367. */
  368. /* Flush d-cache and invalidate i-cache of any FLASH data */
  369. flush_dcache();
  370. invalidate_icache();
  371. /* invalidate existing TLB entry for flash + promjet */
  372. disable_tlb(flash_esel);
  373. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  374. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  375. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  376. return 0;
  377. }
  378. #ifdef CONFIG_GET_CLK_FROM_ICS307
  379. /* decode S[0-2] to Output Divider (OD) */
  380. static unsigned char
  381. ics307_S_to_OD[] = {
  382. 10, 2, 8, 4, 5, 7, 3, 6
  383. };
  384. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  385. * the control bytes being programmed into it. */
  386. /* XXX: This function should probably go into a common library */
  387. static unsigned long
  388. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  389. {
  390. const unsigned long long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  391. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  392. unsigned long RDW = cw2 & 0x7F;
  393. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  394. unsigned long freq;
  395. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  396. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  397. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  398. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  399. *
  400. * R6:R0 = Reference Divider Word (RDW)
  401. * V8:V0 = VCO Divider Word (VDW)
  402. * S2:S0 = Output Divider Select (OD)
  403. * F1:F0 = Function of CLK2 Output
  404. * TTL = duty cycle
  405. * C1:C0 = internal load capacitance for cyrstal
  406. */
  407. /* Adding 1 to get a "nicely" rounded number, but this needs
  408. * more tweaking to get a "properly" rounded number. */
  409. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  410. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  411. freq);
  412. return freq;
  413. }
  414. unsigned long
  415. get_board_sys_clk(ulong dummy)
  416. {
  417. return ics307_clk_freq (
  418. in8(PIXIS_BASE + PIXIS_VSYSCLK0),
  419. in8(PIXIS_BASE + PIXIS_VSYSCLK1),
  420. in8(PIXIS_BASE + PIXIS_VSYSCLK2)
  421. );
  422. }
  423. unsigned long
  424. get_board_ddr_clk(ulong dummy)
  425. {
  426. return ics307_clk_freq (
  427. in8(PIXIS_BASE + PIXIS_VDDRCLK0),
  428. in8(PIXIS_BASE + PIXIS_VDDRCLK1),
  429. in8(PIXIS_BASE + PIXIS_VDDRCLK2)
  430. );
  431. }
  432. #else
  433. unsigned long
  434. get_board_sys_clk(ulong dummy)
  435. {
  436. u8 i;
  437. ulong val = 0;
  438. i = in8(PIXIS_BASE + PIXIS_SPD);
  439. i &= 0x07;
  440. switch (i) {
  441. case 0:
  442. val = 33333333;
  443. break;
  444. case 1:
  445. val = 40000000;
  446. break;
  447. case 2:
  448. val = 50000000;
  449. break;
  450. case 3:
  451. val = 66666666;
  452. break;
  453. case 4:
  454. val = 83333333;
  455. break;
  456. case 5:
  457. val = 100000000;
  458. break;
  459. case 6:
  460. val = 133333333;
  461. break;
  462. case 7:
  463. val = 166666666;
  464. break;
  465. }
  466. return val;
  467. }
  468. unsigned long
  469. get_board_ddr_clk(ulong dummy)
  470. {
  471. u8 i;
  472. ulong val = 0;
  473. i = in8(PIXIS_BASE + PIXIS_SPD);
  474. i &= 0x38;
  475. i >>= 3;
  476. switch (i) {
  477. case 0:
  478. val = 33333333;
  479. break;
  480. case 1:
  481. val = 40000000;
  482. break;
  483. case 2:
  484. val = 50000000;
  485. break;
  486. case 3:
  487. val = 66666666;
  488. break;
  489. case 4:
  490. val = 83333333;
  491. break;
  492. case 5:
  493. val = 100000000;
  494. break;
  495. case 6:
  496. val = 133333333;
  497. break;
  498. case 7:
  499. val = 166666666;
  500. break;
  501. }
  502. return val;
  503. }
  504. #endif
  505. int sata_initialize(void)
  506. {
  507. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  508. uint sdrs2_io_sel =
  509. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  510. if (sdrs2_io_sel & 0x04)
  511. return 1;
  512. return __sata_initialize();
  513. }
  514. int board_eth_init(bd_t *bis)
  515. {
  516. #ifdef CONFIG_TSEC_ENET
  517. struct tsec_info_struct tsec_info[2];
  518. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  519. int num = 0;
  520. uint sdrs2_io_sel =
  521. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  522. #ifdef CONFIG_TSEC1
  523. SET_STD_TSEC_INFO(tsec_info[num], 1);
  524. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
  525. tsec_info[num].phyaddr = 0;
  526. tsec_info[num].flags |= TSEC_SGMII;
  527. }
  528. num++;
  529. #endif
  530. #ifdef CONFIG_TSEC3
  531. SET_STD_TSEC_INFO(tsec_info[num], 3);
  532. if (sdrs2_io_sel == 4) {
  533. tsec_info[num].phyaddr = 1;
  534. tsec_info[num].flags |= TSEC_SGMII;
  535. }
  536. num++;
  537. #endif
  538. if (!num) {
  539. printf("No TSECs initialized\n");
  540. return 0;
  541. }
  542. #ifdef CONFIG_FSL_SGMII_RISER
  543. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
  544. fsl_sgmii_riser_init(tsec_info, num);
  545. #endif
  546. tsec_eth_init(bis, tsec_info, num);
  547. #endif
  548. return pci_eth_init(bis);
  549. }
  550. #if defined(CONFIG_OF_BOARD_SETUP)
  551. void ft_board_setup(void *blob, bd_t *bd)
  552. {
  553. ft_cpu_setup(blob, bd);
  554. #ifdef CONFIG_PCI1
  555. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  556. #endif
  557. #ifdef CONFIG_PCIE2
  558. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  559. #endif
  560. #ifdef CONFIG_PCIE2
  561. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  562. #endif
  563. #ifdef CONFIG_PCIE1
  564. ft_fsl_pci_setup(blob, "pci3", &pcie3_hose);
  565. #endif
  566. #ifdef CONFIG_FSL_SGMII_RISER
  567. fsl_sgmii_riser_fdt_fixup(blob);
  568. #endif
  569. }
  570. #endif