mpc8260ads.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Modified during 2001 by
  6. * Advanced Communications Technologies (Australia) Pty. Ltd.
  7. * Howard Walker, Tuong Vu-Dinh
  8. *
  9. * (C) Copyright 2001, Stuart Hughes, Lineo Inc, stuarth@lineo.com
  10. * Added support for the 16M dram simm on the 8260ads boards
  11. *
  12. * (C) Copyright 2003-2004 Arabella Software Ltd.
  13. * Yuli Barcohen <yuli@arabellasw.com>
  14. * Added support for SDRAM DIMMs SPD EEPROM, MII, Ethernet PHY init.
  15. *
  16. * Copyright (c) 2005 MontaVista Software, Inc.
  17. * Vitaly Bordug <vbordug@ru.mvista.com>
  18. * Added support for PCI.
  19. *
  20. * See file CREDITS for list of people who contributed to this
  21. * project.
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License as
  25. * published by the Free Software Foundation; either version 2 of
  26. * the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  36. * MA 02111-1307 USA
  37. */
  38. #include <common.h>
  39. #include <ioports.h>
  40. #include <mpc8260.h>
  41. #include <asm/m8260_pci.h>
  42. #include <i2c.h>
  43. #include <spd.h>
  44. #include <miiphy.h>
  45. #ifdef CONFIG_PCI
  46. #include <pci.h>
  47. #endif
  48. #ifdef CONFIG_OF_LIBFDT
  49. #include <libfdt.h>
  50. #include <fdt_support.h>
  51. #endif
  52. /*
  53. * I/O Port configuration table
  54. *
  55. * if conf is 1, then that port pin will be configured at boot time
  56. * according to the five values podr/pdir/ppar/psor/pdat for that entry
  57. */
  58. #define CONFIG_SYS_FCC1 (CONFIG_ETHER_INDEX == 1)
  59. #define CONFIG_SYS_FCC2 (CONFIG_ETHER_INDEX == 2)
  60. #define CONFIG_SYS_FCC3 (CONFIG_ETHER_INDEX == 3)
  61. const iop_conf_t iop_conf_tab[4][32] = {
  62. /* Port A configuration */
  63. { /* conf ppar psor pdir podr pdat */
  64. /* PA31 */ { CONFIG_SYS_FCC1, 1, 1, 0, 0, 0 }, /* FCC1 MII COL */
  65. /* PA30 */ { CONFIG_SYS_FCC1, 1, 1, 0, 0, 0 }, /* FCC1 MII CRS */
  66. /* PA29 */ { CONFIG_SYS_FCC1, 1, 1, 1, 0, 0 }, /* FCC1 MII TX_ER */
  67. /* PA28 */ { CONFIG_SYS_FCC1, 1, 1, 1, 0, 0 }, /* FCC1 MII TX_EN */
  68. /* PA27 */ { CONFIG_SYS_FCC1, 1, 1, 0, 0, 0 }, /* FCC1 MII RX_DV */
  69. /* PA26 */ { CONFIG_SYS_FCC1, 1, 1, 0, 0, 0 }, /* FCC1 MII RX_ER */
  70. /* PA25 */ { 0, 0, 0, 0, 0, 0 }, /* PA25 */
  71. /* PA24 */ { 0, 0, 0, 0, 0, 0 }, /* PA24 */
  72. /* PA23 */ { 0, 0, 0, 0, 0, 0 }, /* PA23 */
  73. /* PA22 */ { 0, 0, 0, 0, 0, 0 }, /* PA22 */
  74. /* PA21 */ { CONFIG_SYS_FCC1, 1, 0, 1, 0, 0 }, /* FCC1 MII TxD[3] */
  75. /* PA20 */ { CONFIG_SYS_FCC1, 1, 0, 1, 0, 0 }, /* FCC1 MII TxD[2] */
  76. /* PA19 */ { CONFIG_SYS_FCC1, 1, 0, 1, 0, 0 }, /* FCC1 MII TxD[1] */
  77. /* PA18 */ { CONFIG_SYS_FCC1, 1, 0, 1, 0, 0 }, /* FCC1 MII TxD[0] */
  78. /* PA17 */ { CONFIG_SYS_FCC1, 1, 0, 0, 0, 0 }, /* FCC1 MII RxD[0] */
  79. /* PA16 */ { CONFIG_SYS_FCC1, 1, 0, 0, 0, 0 }, /* FCC1 MII RxD[1] */
  80. /* PA15 */ { CONFIG_SYS_FCC1, 1, 0, 0, 0, 0 }, /* FCC1 MII RxD[2] */
  81. /* PA14 */ { CONFIG_SYS_FCC1, 1, 0, 0, 0, 0 }, /* FCC1 MII RxD[3] */
  82. /* PA13 */ { 0, 0, 0, 0, 0, 0 }, /* PA13 */
  83. /* PA12 */ { 0, 0, 0, 0, 0, 0 }, /* PA12 */
  84. /* PA11 */ { 0, 0, 0, 0, 0, 0 }, /* PA11 */
  85. /* PA10 */ { 0, 0, 0, 0, 0, 0 }, /* PA10 */
  86. /* PA9 */ { 0, 0, 0, 0, 0, 0 }, /* PA9 */
  87. /* PA8 */ { 0, 0, 0, 0, 0, 0 }, /* PA8 */
  88. /* PA7 */ { 0, 0, 0, 1, 0, 0 }, /* PA7 */
  89. /* PA6 */ { 0, 0, 0, 0, 0, 0 }, /* PA6 */
  90. /* PA5 */ { 0, 0, 0, 1, 0, 0 }, /* PA5 */
  91. /* PA4 */ { 0, 0, 0, 1, 0, 0 }, /* PA4 */
  92. /* PA3 */ { 0, 0, 0, 1, 0, 0 }, /* PA3 */
  93. /* PA2 */ { 0, 0, 0, 1, 0, 0 }, /* PA2 */
  94. /* PA1 */ { 0, 0, 0, 0, 0, 0 }, /* PA1 */
  95. /* PA0 */ { 0, 0, 0, 1, 0, 0 } /* PA0 */
  96. },
  97. /* Port B configuration */
  98. { /* conf ppar psor pdir podr pdat */
  99. /* PB31 */ { CONFIG_SYS_FCC2, 1, 0, 1, 0, 0 }, /* FCC2 MII TX_ER */
  100. /* PB30 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_DV */
  101. /* PB29 */ { CONFIG_SYS_FCC2, 1, 1, 1, 0, 0 }, /* FCC2 MII TX_EN */
  102. /* PB28 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII RX_ER */
  103. /* PB27 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII COL */
  104. /* PB26 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII CRS */
  105. /* PB25 */ { CONFIG_SYS_FCC2, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[3] */
  106. /* PB24 */ { CONFIG_SYS_FCC2, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[2] */
  107. /* PB23 */ { CONFIG_SYS_FCC2, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[1] */
  108. /* PB22 */ { CONFIG_SYS_FCC2, 1, 0, 1, 0, 0 }, /* FCC2 MII TxD[0] */
  109. /* PB21 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[0] */
  110. /* PB20 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[1] */
  111. /* PB19 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[2] */
  112. /* PB18 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII RxD[3] */
  113. /* PB17 */ { CONFIG_SYS_FCC3, 1, 0, 0, 0, 0 }, /* FCC3:RX_DIV */
  114. /* PB16 */ { CONFIG_SYS_FCC3, 1, 0, 0, 0, 0 }, /* FCC3:RX_ERR */
  115. /* PB15 */ { CONFIG_SYS_FCC3, 1, 0, 1, 0, 0 }, /* FCC3:TX_ERR */
  116. /* PB14 */ { CONFIG_SYS_FCC3, 1, 0, 1, 0, 0 }, /* FCC3:TX_EN */
  117. /* PB13 */ { CONFIG_SYS_FCC3, 1, 0, 0, 0, 0 }, /* FCC3:COL */
  118. /* PB12 */ { CONFIG_SYS_FCC3, 1, 0, 0, 0, 0 }, /* FCC3:CRS */
  119. /* PB11 */ { CONFIG_SYS_FCC3, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  120. /* PB10 */ { CONFIG_SYS_FCC3, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  121. /* PB9 */ { CONFIG_SYS_FCC3, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  122. /* PB8 */ { CONFIG_SYS_FCC3, 1, 0, 0, 0, 0 }, /* FCC3:RXD */
  123. /* PB7 */ { CONFIG_SYS_FCC3, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  124. /* PB6 */ { CONFIG_SYS_FCC3, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  125. /* PB5 */ { CONFIG_SYS_FCC3, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  126. /* PB4 */ { CONFIG_SYS_FCC3, 1, 0, 1, 0, 0 }, /* FCC3:TXD */
  127. /* PB3 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  128. /* PB2 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  129. /* PB1 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  130. /* PB0 */ { 0, 0, 0, 0, 0, 0 } /* pin doesn't exist */
  131. },
  132. /* Port C */
  133. { /* conf ppar psor pdir podr pdat */
  134. /* PC31 */ { 0, 0, 0, 0, 0, 0 }, /* PC31 */
  135. /* PC30 */ { 0, 0, 0, 0, 0, 0 }, /* PC30 */
  136. /* PC29 */ { 0, 0, 0, 0, 0, 0 }, /* PC29 */
  137. /* PC28 */ { 0, 0, 0, 0, 0, 0 }, /* PC28 */
  138. /* PC27 */ { 0, 0, 0, 0, 0, 0 }, /* PC27 */
  139. /* PC26 */ { 0, 0, 0, 0, 0, 0 }, /* PC26 */
  140. /* PC25 */ { 0, 0, 0, 0, 0, 0 }, /* PC25 */
  141. /* PC24 */ { 0, 0, 0, 0, 0, 0 }, /* PC24 */
  142. /* PC23 */ { 0, 0, 0, 0, 0, 0 }, /* PC23 */
  143. /* PC22 */ { CONFIG_SYS_FCC1, 1, 0, 0, 0, 0 }, /* FCC1 MII Tx Clock (CLK10) */
  144. /* PC21 */ { CONFIG_SYS_FCC1, 1, 0, 0, 0, 0 }, /* FCC1 MII Rx Clock (CLK11) */
  145. /* PC20 */ { 0, 0, 0, 0, 0, 0 }, /* PC20 */
  146. #if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  147. /* PC19 */ { 1, 0, 0, 1, 0, 0 }, /* FETHMDC */
  148. /* PC18 */ { 1, 0, 0, 0, 0, 0 }, /* FETHMDIO */
  149. /* PC17 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII Rx Clock (CLK15) */
  150. /* PC16 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII Tx Clock (CLK16) */
  151. #else
  152. /* PC19 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII Rx Clock (CLK13) */
  153. /* PC18 */ { CONFIG_SYS_FCC2, 1, 0, 0, 0, 0 }, /* FCC2 MII Tx Clock (CLK14) */
  154. /* PC17 */ { 0, 0, 0, 0, 0, 0 }, /* PC17 */
  155. /* PC16 */ { 0, 0, 0, 0, 0, 0 }, /* PC16 */
  156. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
  157. /* PC15 */ { 0, 0, 0, 0, 0, 0 }, /* PC15 */
  158. /* PC14 */ { 0, 0, 0, 0, 0, 0 }, /* PC14 */
  159. /* PC13 */ { 0, 0, 0, 0, 0, 0 }, /* PC13 */
  160. /* PC12 */ { 0, 0, 0, 0, 0, 0 }, /* PC12 */
  161. /* PC11 */ { 0, 0, 0, 0, 0, 0 }, /* PC11 */
  162. #if CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  163. /* PC10 */ { 0, 0, 0, 0, 0, 0 }, /* PC10 */
  164. /* PC9 */ { 0, 0, 0, 0, 0, 0 }, /* PC9 */
  165. #else
  166. /* PC10 */ { 1, 0, 0, 1, 0, 0 }, /* FETHMDC */
  167. /* PC9 */ { 1, 0, 0, 0, 0, 0 }, /* FETHMDIO */
  168. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_8272ADS */
  169. /* PC8 */ { 0, 0, 0, 0, 0, 0 }, /* PC8 */
  170. /* PC7 */ { 0, 0, 0, 0, 0, 0 }, /* PC7 */
  171. /* PC6 */ { 0, 0, 0, 0, 0, 0 }, /* PC6 */
  172. /* PC5 */ { 0, 0, 0, 0, 0, 0 }, /* PC5 */
  173. /* PC4 */ { 0, 0, 0, 0, 0, 0 }, /* PC4 */
  174. /* PC3 */ { 0, 0, 0, 0, 0, 0 }, /* PC3 */
  175. /* PC2 */ { 0, 0, 0, 0, 0, 0 }, /* PC2 */
  176. /* PC1 */ { 0, 0, 0, 0, 0, 0 }, /* PC1 */
  177. /* PC0 */ { 0, 0, 0, 0, 0, 0 }, /* PC0 */
  178. },
  179. /* Port D */
  180. { /* conf ppar psor pdir podr pdat */
  181. /* PD31 */ { 1, 1, 0, 0, 0, 0 }, /* SCC1 UART RxD */
  182. /* PD30 */ { 1, 1, 1, 1, 0, 0 }, /* SCC1 UART TxD */
  183. /* PD29 */ { 0, 0, 0, 0, 0, 0 }, /* PD29 */
  184. /* PD28 */ { 0, 1, 0, 0, 0, 0 }, /* PD28 */
  185. /* PD27 */ { 0, 1, 1, 1, 0, 0 }, /* PD27 */
  186. /* PD26 */ { 0, 0, 0, 1, 0, 0 }, /* PD26 */
  187. /* PD25 */ { 0, 0, 0, 1, 0, 0 }, /* PD25 */
  188. /* PD24 */ { 0, 0, 0, 1, 0, 0 }, /* PD24 */
  189. /* PD23 */ { 0, 0, 0, 1, 0, 0 }, /* PD23 */
  190. /* PD22 */ { 0, 0, 0, 1, 0, 0 }, /* PD22 */
  191. /* PD21 */ { 0, 0, 0, 1, 0, 0 }, /* PD21 */
  192. /* PD20 */ { 0, 0, 0, 1, 0, 0 }, /* PD20 */
  193. /* PD19 */ { 0, 0, 0, 1, 0, 0 }, /* PD19 */
  194. /* PD18 */ { 0, 0, 0, 1, 0, 0 }, /* PD18 */
  195. /* PD17 */ { 0, 1, 0, 0, 0, 0 }, /* FCC1 ATMRXPRTY */
  196. /* PD16 */ { 0, 1, 0, 1, 0, 0 }, /* FCC1 ATMTXPRTY */
  197. /* PD15 */ { 1, 1, 1, 0, 1, 0 }, /* I2C SDA */
  198. /* PD14 */ { 1, 1, 1, 0, 1, 0 }, /* I2C SCL */
  199. /* PD13 */ { 0, 0, 0, 0, 0, 0 }, /* PD13 */
  200. /* PD12 */ { 0, 0, 0, 0, 0, 0 }, /* PD12 */
  201. /* PD11 */ { 0, 0, 0, 0, 0, 0 }, /* PD11 */
  202. /* PD10 */ { 0, 0, 0, 0, 0, 0 }, /* PD10 */
  203. /* PD9 */ { 0, 1, 0, 1, 0, 0 }, /* SMC1 TXD */
  204. /* PD8 */ { 0, 1, 0, 0, 0, 0 }, /* SMC1 RXD */
  205. /* PD7 */ { 0, 0, 0, 1, 0, 1 }, /* PD7 */
  206. /* PD6 */ { 0, 0, 0, 1, 0, 1 }, /* PD6 */
  207. /* PD5 */ { 0, 0, 0, 1, 0, 1 }, /* PD5 */
  208. /* PD4 */ { 0, 0, 0, 1, 0, 1 }, /* PD4 */
  209. /* PD3 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  210. /* PD2 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  211. /* PD1 */ { 0, 0, 0, 0, 0, 0 }, /* pin doesn't exist */
  212. /* PD0 */ { 0, 0, 0, 0, 0, 0 } /* pin doesn't exist */
  213. }
  214. };
  215. void reset_phy (void)
  216. {
  217. vu_long *bcsr = (vu_long *)CONFIG_SYS_BCSR;
  218. /* Reset the PHY */
  219. #if CONFIG_SYS_PHY_ADDR == 0
  220. bcsr[1] &= ~(FETHIEN1 | FETH1_RST);
  221. udelay(2);
  222. bcsr[1] |= FETH1_RST;
  223. #else
  224. bcsr[3] &= ~(FETHIEN2 | FETH2_RST);
  225. udelay(2);
  226. bcsr[3] |= FETH2_RST;
  227. #endif /* CONFIG_SYS_PHY_ADDR == 0 */
  228. udelay(1000);
  229. #ifdef CONFIG_MII
  230. #if CONFIG_ADSTYPE >= CONFIG_SYS_PQ2FADS
  231. /*
  232. * Do not bypass Rx/Tx (de)scrambler (fix configuration error)
  233. * Enable autonegotiation.
  234. */
  235. bb_miiphy_write(NULL, CONFIG_SYS_PHY_ADDR, 16, 0x610);
  236. bb_miiphy_write(NULL, CONFIG_SYS_PHY_ADDR, PHY_BMCR,
  237. PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
  238. #else
  239. /*
  240. * Ethernet PHY is configured (by means of configuration pins)
  241. * to work at 10Mb/s only. We reconfigure it using MII
  242. * to advertise all capabilities, including 100Mb/s, and
  243. * restart autonegotiation.
  244. */
  245. /* Advertise all capabilities */
  246. bb_miiphy_write(NULL, CONFIG_SYS_PHY_ADDR, PHY_ANAR, 0x01E1);
  247. /* Do not bypass Rx/Tx (de)scrambler */
  248. bb_miiphy_write(NULL, CONFIG_SYS_PHY_ADDR, PHY_DCR, 0x0000);
  249. bb_miiphy_write(NULL, CONFIG_SYS_PHY_ADDR, PHY_BMCR,
  250. PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
  251. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS */
  252. #endif /* CONFIG_MII */
  253. }
  254. #ifdef CONFIG_PCI
  255. typedef struct pci_ic_s {
  256. unsigned long pci_int_stat;
  257. unsigned long pci_int_mask;
  258. }pci_ic_t;
  259. #endif
  260. int board_early_init_f (void)
  261. {
  262. vu_long *bcsr = (vu_long *)CONFIG_SYS_BCSR;
  263. #ifdef CONFIG_PCI
  264. volatile pci_ic_t* pci_ic = (pci_ic_t *) CONFIG_SYS_PCI_INT;
  265. /* mask alll the PCI interrupts */
  266. pci_ic->pci_int_mask |= 0xfff00000;
  267. #endif
  268. #if (CONFIG_CONS_INDEX == 1) || (CONFIG_KGDB_INDEX == 1)
  269. bcsr[1] &= ~RS232EN_1;
  270. #endif
  271. #if (CONFIG_CONS_INDEX > 1) || (CONFIG_KGDB_INDEX > 1)
  272. bcsr[1] &= ~RS232EN_2;
  273. #endif
  274. #if CONFIG_ADSTYPE != CONFIG_SYS_8260ADS /* PCI mode can be selected */
  275. #if CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
  276. if ((bcsr[3] & BCSR_PCI_MODE) == 0) /* PCI mode selected by JP9 */
  277. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS */
  278. {
  279. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  280. immap->im_clkrst.car_sccr |= M826X_SCCR_PCI_MODE_EN;
  281. immap->im_siu_conf.sc_siumcr =
  282. (immap->im_siu_conf.sc_siumcr & ~SIUMCR_LBPC11)
  283. | SIUMCR_LBPC01;
  284. }
  285. #endif /* CONFIG_ADSTYPE != CONFIG_SYS_8260ADS */
  286. return 0;
  287. }
  288. #define ns2clk(ns) (ns / (1000000000 / CONFIG_8260_CLKIN) + 1)
  289. phys_size_t initdram (int board_type)
  290. {
  291. #if CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
  292. long int msize = 32;
  293. #elif CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  294. long int msize = 64;
  295. #else
  296. long int msize = 16;
  297. #endif
  298. #ifndef CONFIG_SYS_RAMBOOT
  299. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  300. volatile memctl8260_t *memctl = &immap->im_memctl;
  301. volatile uchar *ramaddr, c = 0xff;
  302. uint or;
  303. uint psdmr;
  304. uint psrt;
  305. int i;
  306. immap->im_siu_conf.sc_ppc_acr = 0x00000002;
  307. immap->im_siu_conf.sc_ppc_alrh = 0x01267893;
  308. immap->im_siu_conf.sc_tescr1 = 0x00004000;
  309. memctl->memc_mptpr = CONFIG_SYS_MPTPR;
  310. #ifdef CONFIG_SYS_LSDRAM_BASE
  311. /*
  312. Initialise local bus SDRAM only if the pins
  313. are configured as local bus pins and not as PCI.
  314. The configuration is determined by the HRCW.
  315. */
  316. if ((immap->im_siu_conf.sc_siumcr & SIUMCR_LBPC11) == SIUMCR_LBPC00) {
  317. memctl->memc_lsrt = CONFIG_SYS_LSRT;
  318. #if CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS /* CS3 */
  319. memctl->memc_or3 = 0xFF803280;
  320. memctl->memc_br3 = CONFIG_SYS_LSDRAM_BASE | 0x00001861;
  321. #else /* CS4 */
  322. memctl->memc_or4 = 0xFFC01480;
  323. memctl->memc_br4 = CONFIG_SYS_LSDRAM_BASE | 0x00001861;
  324. #endif /* CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS */
  325. memctl->memc_lsdmr = CONFIG_SYS_LSDMR | 0x28000000;
  326. ramaddr = (uchar *) CONFIG_SYS_LSDRAM_BASE;
  327. *ramaddr = c;
  328. memctl->memc_lsdmr = CONFIG_SYS_LSDMR | 0x08000000;
  329. for (i = 0; i < 8; i++)
  330. *ramaddr = c;
  331. memctl->memc_lsdmr = CONFIG_SYS_LSDMR | 0x18000000;
  332. *ramaddr = c;
  333. memctl->memc_lsdmr = CONFIG_SYS_LSDMR | 0x40000000;
  334. }
  335. #endif /* CONFIG_SYS_LSDRAM_BASE */
  336. /* Init 60x bus SDRAM */
  337. #ifdef CONFIG_SPD_EEPROM
  338. {
  339. spd_eeprom_t spd;
  340. uint pbi, bsel, rowst, lsb, tmp;
  341. i2c_read (CONFIG_SPD_ADDR, 0, 1, (uchar *) & spd, sizeof (spd));
  342. /* Bank-based interleaving is not supported for physical bank
  343. sizes greater than 128MB which is encoded as 0x20 in SPD
  344. */
  345. pbi = (spd.row_dens > 32) ? 1 : CONFIG_SDRAM_PBI;
  346. msize = spd.nrows * (4 * spd.row_dens); /* Mixed size not supported */
  347. or = ~(msize - 1) << 20; /* SDAM */
  348. switch (spd.nbanks) { /* BPD */
  349. case 2:
  350. bsel = 1;
  351. break;
  352. case 4:
  353. bsel = 2;
  354. or |= 0x00002000;
  355. break;
  356. case 8:
  357. bsel = 3;
  358. or |= 0x00004000;
  359. break;
  360. }
  361. lsb = 3; /* For 64-bit port, lsb is 3 bits */
  362. if (pbi) { /* Bus partition depends on interleaving */
  363. rowst = 32 - (spd.nrow_addr + spd.ncol_addr + bsel + lsb);
  364. or |= (rowst << 9); /* ROWST */
  365. } else {
  366. rowst = 32 - (spd.nrow_addr + spd.ncol_addr + lsb);
  367. or |= ((rowst * 2 - 12) << 9); /* ROWST */
  368. }
  369. or |= ((spd.nrow_addr - 9) << 6); /* NUMR */
  370. psdmr = (pbi << 31); /* PBI */
  371. /* Bus multiplexing parameters */
  372. tmp = 32 - (lsb + spd.nrow_addr); /* Tables 10-19 and 10-20 */
  373. psdmr |= ((tmp - (rowst - 5) - 13) << 24); /* SDAM */
  374. psdmr |= ((tmp - 3 - 12) << 21); /* BSMA */
  375. tmp = (31 - lsb - 10) - tmp;
  376. /* Pin connected to SDA10 is (31 - lsb - 10).
  377. rowst is multiplexed over (32 - (lsb + spd.nrow_addr)),
  378. so (rowst + tmp) alternates with AP.
  379. */
  380. if (pbi) /* Table 10-7 */
  381. psdmr |= ((10 - (rowst + tmp)) << 18); /* SDA10 */
  382. else
  383. psdmr |= ((12 - (rowst + tmp)) << 18); /* SDA10 */
  384. /* SDRAM device-specific parameters */
  385. tmp = ns2clk (70); /* Refresh recovery is not in SPD, so assume 70ns */
  386. switch (tmp) { /* RFRC */
  387. case 1:
  388. case 2:
  389. psdmr |= (1 << 15);
  390. break;
  391. case 3:
  392. case 4:
  393. case 5:
  394. case 6:
  395. case 7:
  396. case 8:
  397. psdmr |= ((tmp - 2) << 15);
  398. break;
  399. default:
  400. psdmr |= (7 << 15);
  401. }
  402. psdmr |= (ns2clk (spd.trp) % 8 << 12); /* PRETOACT */
  403. psdmr |= (ns2clk (spd.trcd) % 8 << 9); /* ACTTORW */
  404. /* BL=0 because for 64-bit SDRAM burst length must be 4 */
  405. /* LDOTOPRE ??? */
  406. for (i = 0, tmp = spd.write_lat; (i < 4) && ((tmp & 1) == 0); i++)
  407. tmp >>= 1;
  408. switch (i) { /* WRC */
  409. case 0:
  410. case 1:
  411. psdmr |= (1 << 4);
  412. break;
  413. case 2:
  414. case 3:
  415. psdmr |= (i << 4);
  416. break;
  417. }
  418. /* EAMUX=0 - no external address multiplexing */
  419. /* BUFCMD=0 - no external buffers */
  420. for (i = 1, tmp = spd.cas_lat; (i < 3) && ((tmp & 1) == 0); i++)
  421. tmp >>= 1;
  422. psdmr |= i; /* CL */
  423. switch (spd.refresh & 0x7F) {
  424. case 1:
  425. tmp = 3900;
  426. break;
  427. case 2:
  428. tmp = 7800;
  429. break;
  430. case 3:
  431. tmp = 31300;
  432. break;
  433. case 4:
  434. tmp = 62500;
  435. break;
  436. case 5:
  437. tmp = 125000;
  438. break;
  439. default:
  440. tmp = 15625;
  441. }
  442. psrt = tmp / (1000000000 / CONFIG_8260_CLKIN *
  443. ((memctl->memc_mptpr >> 8) + 1)) - 1;
  444. #ifdef SPD_DEBUG
  445. printf ("\nDIMM type: %-18.18s\n", spd.mpart);
  446. printf ("SPD size: %d\n", spd.info_size);
  447. printf ("EEPROM size: %d\n", 1 << spd.chip_size);
  448. printf ("Memory type: %d\n", spd.mem_type);
  449. printf ("Row addr: %d\n", spd.nrow_addr);
  450. printf ("Column addr: %d\n", spd.ncol_addr);
  451. printf ("# of rows: %d\n", spd.nrows);
  452. printf ("Row density: %d\n", spd.row_dens);
  453. printf ("# of banks: %d\n", spd.nbanks);
  454. printf ("Data width: %d\n",
  455. 256 * spd.dataw_msb + spd.dataw_lsb);
  456. printf ("Chip width: %d\n", spd.primw);
  457. printf ("Refresh rate: %02X\n", spd.refresh);
  458. printf ("CAS latencies: %02X\n", spd.cas_lat);
  459. printf ("Write latencies: %02X\n", spd.write_lat);
  460. printf ("tRP: %d\n", spd.trp);
  461. printf ("tRCD: %d\n", spd.trcd);
  462. printf ("OR=%X, PSDMR=%08X, PSRT=%0X\n", or, psdmr, psrt);
  463. #endif /* SPD_DEBUG */
  464. }
  465. #else /* !CONFIG_SPD_EEPROM */
  466. or = CONFIG_SYS_OR2;
  467. psdmr = CONFIG_SYS_PSDMR;
  468. psrt = CONFIG_SYS_PSRT;
  469. #endif /* CONFIG_SPD_EEPROM */
  470. memctl->memc_psrt = psrt;
  471. memctl->memc_or2 = or;
  472. memctl->memc_br2 = CONFIG_SYS_SDRAM_BASE | 0x00000041;
  473. ramaddr = (uchar *) CONFIG_SYS_SDRAM_BASE;
  474. memctl->memc_psdmr = psdmr | 0x28000000; /* Precharge all banks */
  475. *ramaddr = c;
  476. memctl->memc_psdmr = psdmr | 0x08000000; /* CBR refresh */
  477. for (i = 0; i < 8; i++)
  478. *ramaddr = c;
  479. memctl->memc_psdmr = psdmr | 0x18000000; /* Mode Register write */
  480. *ramaddr = c;
  481. memctl->memc_psdmr = psdmr | 0x40000000; /* Refresh enable */
  482. *ramaddr = c;
  483. #endif /* CONFIG_SYS_RAMBOOT */
  484. /* return total 60x bus SDRAM size */
  485. return (msize * 1024 * 1024);
  486. }
  487. int checkboard (void)
  488. {
  489. #if CONFIG_ADSTYPE == CONFIG_SYS_8260ADS
  490. puts ("Board: Motorola MPC8260ADS\n");
  491. #elif CONFIG_ADSTYPE == CONFIG_SYS_8266ADS
  492. puts ("Board: Motorola MPC8266ADS\n");
  493. #elif CONFIG_ADSTYPE == CONFIG_SYS_PQ2FADS
  494. puts ("Board: Motorola PQ2FADS-ZU\n");
  495. #elif CONFIG_ADSTYPE == CONFIG_SYS_8272ADS
  496. puts ("Board: Motorola MPC8272ADS\n");
  497. #else
  498. puts ("Board: unknown\n");
  499. #endif
  500. return 0;
  501. }
  502. #ifdef CONFIG_PCI
  503. struct pci_controller hose;
  504. extern void pci_mpc8250_init(struct pci_controller *);
  505. void pci_init_board(void)
  506. {
  507. pci_mpc8250_init(&hose);
  508. }
  509. #endif
  510. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  511. void ft_blob_update(void *blob, bd_t *bd)
  512. {
  513. int ret;
  514. ret = fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  515. if (ret < 0) {
  516. printf("ft_blob_update(): cannot set /memory/reg "
  517. "property err:%s\n", fdt_strerror(ret));
  518. }
  519. }
  520. void ft_board_setup(void *blob, bd_t *bd)
  521. {
  522. ft_cpu_setup(blob, bd);
  523. #ifdef CONFIG_PCI
  524. ft_pci_setup(blob, bd);
  525. #endif
  526. ft_blob_update(blob, bd);
  527. }
  528. #endif