m5271evb.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/immap.h>
  25. int checkboard (void) {
  26. puts ("Board: Freescale M5271EVB\n");
  27. return 0;
  28. };
  29. phys_size_t initdram (int board_type) {
  30. int i;
  31. /* Enable Address lines 23-21 and lower 16bits of data path */
  32. mbar_writeByte(MCF_GPIO_PAR_AD, MCF_GPIO_AD_ADDR23 |
  33. MCF_GPIO_AD_ADDR22 | MCF_GPIO_AD_ADDR21 |
  34. MCF_GPIO_AD_DATAL);
  35. /* Set CS2 pin to be SD_CS0 */
  36. mbar_writeByte(MCF_GPIO_PAR_CS, mbar_readByte(MCF_GPIO_PAR_CS)
  37. | MCF_GPIO_PAR_CS_PAR_CS2);
  38. /* Configure SDRAM Control Pin Assignemnt Register */
  39. mbar_writeByte(MCF_GPIO_PAR_SDRAM, MCF_GPIO_SDRAM_CSSDCS_00 |
  40. MCF_GPIO_SDRAM_SDWE | MCF_GPIO_SDRAM_SCAS |
  41. MCF_GPIO_SDRAM_SRAS | MCF_GPIO_SDRAM_SCKE |
  42. MCF_GPIO_SDRAM_SDCS_11);
  43. /*
  44. * Check to see if the SDRAM has already been initialized
  45. * by a run control tool
  46. */
  47. if (!(mbar_readLong(MCF_SDRAMC_DACR0) & MCF_SDRAMC_DACRn_RE)) {
  48. /* Initialize DRAM Control Register: DCR */
  49. mbar_writeShort(MCF_SDRAMC_DCR,
  50. MCF_SDRAMC_DCR_RTIM(0x01)
  51. | MCF_SDRAMC_DCR_RC(0x30));
  52. /*
  53. * Initialize DACR0
  54. *
  55. * CASL: 01
  56. * CBM: cmd at A20, bank select bits 21 and up
  57. * PS: 32bit port size
  58. */
  59. mbar_writeLong(MCF_SDRAMC_DACR0,
  60. MCF_SDRAMC_DACRn_BA(CONFIG_SYS_SDRAM_BASE>>18)
  61. | MCF_SDRAMC_DACRn_CASL(1)
  62. | MCF_SDRAMC_DACRn_CBM(3)
  63. | MCF_SDRAMC_DACRn_PS(0));
  64. /* Initialize DMR0 */
  65. mbar_writeLong(MCF_SDRAMC_DMR0,
  66. MCF_SDRAMC_DMRn_BAM_16M
  67. | MCF_SDRAMC_DMRn_V);
  68. /* Set IP bit in DACR */
  69. mbar_writeLong(MCF_SDRAMC_DACR0, mbar_readLong(MCF_SDRAMC_DACR0)
  70. | MCF_SDRAMC_DACRn_IP);
  71. /* Wait at least 20ns to allow banks to precharge */
  72. for (i = 0; i < 5; i++)
  73. asm(" nop");
  74. /* Write to this block to initiate precharge */
  75. *(u32 *)(CONFIG_SYS_SDRAM_BASE) = 0xa5a5a5a5;
  76. /* Set RE bit in DACR */
  77. mbar_writeLong(MCF_SDRAMC_DACR0, mbar_readLong(MCF_SDRAMC_DACR0)
  78. | MCF_SDRAMC_DACRn_RE);
  79. /* Wait for at least 8 auto refresh cycles to occur */
  80. for (i = 0; i < 2000; i++)
  81. asm(" nop");
  82. /* Finish the configuration by issuing the MRS */
  83. mbar_writeLong(MCF_SDRAMC_DACR0, mbar_readLong(MCF_SDRAMC_DACR0)
  84. | MCF_SDRAMC_DACRn_MRS);
  85. /*
  86. * Write to the SDRAM Mode Register A0-A11 = 0x400
  87. *
  88. * Write Burst Mode = Programmed Burst Length
  89. * Op Mode = Standard Op
  90. * CAS Latency = 2
  91. * Burst Type = Sequential
  92. * Burst Length = 1
  93. */
  94. *(u32 *)(CONFIG_SYS_SDRAM_BASE + 0x400) = 0xa5a5a5a5;
  95. }
  96. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  97. };
  98. int testdram (void) {
  99. /* TODO: XXX XXX XXX */
  100. printf ("DRAM test not implemented!\n");
  101. return (0);
  102. }