m5253evbe.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  6. * Hayden Fraser (Hayden.Fraser@freescale.com)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <asm/immap.h>
  28. int checkboard(void)
  29. {
  30. puts("Board: ");
  31. puts("Freescale MCF5253 EVBE\n");
  32. return 0;
  33. };
  34. phys_size_t initdram(int board_type)
  35. {
  36. /*
  37. * Check to see if the SDRAM has already been initialized
  38. * by a run control tool
  39. */
  40. if (!(mbar_readLong(MCFSIM_DCR) & 0x8000)) {
  41. u32 RC, dramsize;
  42. RC = (CONFIG_SYS_CLK / 1000000) >> 1;
  43. RC = (RC * 15) >> 4;
  44. /* Initialize DRAM Control Register: DCR */
  45. mbar_writeShort(MCFSIM_DCR, (0x8400 | RC));
  46. asm("nop");
  47. mbar_writeLong(MCFSIM_DACR0, 0x00002320);
  48. asm("nop");
  49. /* Initialize DMR0 */
  50. dramsize = ((CONFIG_SYS_SDRAM_SIZE << 20) - 1) & 0xFFFC0000;
  51. mbar_writeLong(MCFSIM_DMR0, dramsize | 1);
  52. asm("nop");
  53. mbar_writeLong(MCFSIM_DACR0, 0x00002328);
  54. asm("nop");
  55. /* Write to this block to initiate precharge */
  56. *(u32 *) (CONFIG_SYS_SDRAM_BASE) = 0xa5a5a5a5;
  57. asm("nop");
  58. /* Set RE bit in DACR */
  59. mbar_writeLong(MCFSIM_DACR0,
  60. mbar_readLong(MCFSIM_DACR0) | 0x8000);
  61. asm("nop");
  62. /* Wait for at least 8 auto refresh cycles to occur */
  63. udelay(500);
  64. /* Finish the configuration by issuing the MRS */
  65. mbar_writeLong(MCFSIM_DACR0,
  66. mbar_readLong(MCFSIM_DACR0) | 0x0040);
  67. asm("nop");
  68. *(u32 *) (CONFIG_SYS_SDRAM_BASE + 0x800) = 0xa5a5a5a5;
  69. }
  70. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  71. }
  72. int testdram(void)
  73. {
  74. /* TODO: XXX XXX XXX */
  75. printf("DRAM test not implemented!\n");
  76. return (0);
  77. }
  78. #ifdef CONFIG_CMD_IDE
  79. #include <ata.h>
  80. int ide_preinit(void)
  81. {
  82. return (0);
  83. }
  84. void ide_set_reset(int idereset)
  85. {
  86. volatile atac_t *ata = (atac_t *) CONFIG_SYS_ATA_BASE_ADDR;
  87. long period;
  88. /* t1, t2, t3, t4, t5, t6, t9, tRD, tA */
  89. int piotms[5][9] = { {70, 165, 60, 30, 50, 5, 20, 0, 35}, /* PIO 0 */
  90. {50, 125, 45, 20, 35, 5, 15, 0, 35}, /* PIO 1 */
  91. {30, 100, 30, 15, 20, 5, 10, 0, 35}, /* PIO 2 */
  92. {30, 80, 30, 10, 20, 5, 10, 0, 35}, /* PIO 3 */
  93. {25, 70, 20, 10, 20, 5, 10, 0, 35} /* PIO 4 */
  94. };
  95. if (idereset) {
  96. ata->cr = 0; /* control reset */
  97. udelay(100);
  98. } else {
  99. mbar2_writeLong(CIM_MISCCR, CIM_MISCCR_CPUEND);
  100. #define CALC_TIMING(t) (t + period - 1) / period
  101. period = 1000000000 / (CONFIG_SYS_CLK / 2); /* period in ns */
  102. /*ata->ton = CALC_TIMING (180); */
  103. ata->t1 = CALC_TIMING(piotms[2][0]);
  104. ata->t2w = CALC_TIMING(piotms[2][1]);
  105. ata->t2r = CALC_TIMING(piotms[2][1]);
  106. ata->ta = CALC_TIMING(piotms[2][8]);
  107. ata->trd = CALC_TIMING(piotms[2][7]);
  108. ata->t4 = CALC_TIMING(piotms[2][3]);
  109. ata->t9 = CALC_TIMING(piotms[2][6]);
  110. ata->cr = 0x40; /* IORDY enable */
  111. udelay(2000);
  112. ata->cr |= 0x01; /* IORDY enable */
  113. }
  114. }
  115. #endif /* CONFIG_CMD_IDE */