cds_via.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. /*
  2. * Copyright 2006 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <pci.h>
  24. /* Config the VIA chip */
  25. void mpc85xx_config_via(struct pci_controller *hose,
  26. pci_dev_t dev, struct pci_config_table *tab)
  27. {
  28. pci_dev_t bridge;
  29. unsigned int cmdstat;
  30. /* Enable USB and IDE functions */
  31. pci_hose_write_config_byte(hose, dev, 0x48, 0x08);
  32. pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &cmdstat);
  33. cmdstat |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY| PCI_COMMAND_MASTER;
  34. pci_hose_write_config_dword(hose, dev, PCI_COMMAND, cmdstat);
  35. pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
  36. pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
  37. /*
  38. * Force the backplane P2P bridge to have a window
  39. * open from 0x00000000-0x00001fff in PCI I/O space.
  40. * This allows legacy I/O (i8259, etc) on the VIA
  41. * southbridge to be accessed.
  42. */
  43. bridge = PCI_BDF(0,BRIDGE_ID,0);
  44. pci_hose_write_config_byte(hose, bridge, PCI_IO_BASE, 0);
  45. pci_hose_write_config_word(hose, bridge, PCI_IO_BASE_UPPER16, 0);
  46. pci_hose_write_config_byte(hose, bridge, PCI_IO_LIMIT, 0x10);
  47. pci_hose_write_config_word(hose, bridge, PCI_IO_LIMIT_UPPER16, 0);
  48. }
  49. /* Function 1, IDE */
  50. void mpc85xx_config_via_usbide(struct pci_controller *hose,
  51. pci_dev_t dev, struct pci_config_table *tab)
  52. {
  53. pciauto_config_device(hose, dev);
  54. /*
  55. * Since the P2P window was forced to cover the fixed
  56. * legacy I/O addresses, it is necessary to manually
  57. * place the base addresses for the IDE and USB functions
  58. * within this window.
  59. */
  60. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0x1ff8);
  61. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_1, 0x1ff4);
  62. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_2, 0x1fe8);
  63. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_3, 0x1fe4);
  64. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_4, 0x1fd0);
  65. }
  66. /* Function 2, USB ports 0-1 */
  67. void mpc85xx_config_via_usb(struct pci_controller *hose,
  68. pci_dev_t dev, struct pci_config_table *tab)
  69. {
  70. pciauto_config_device(hose, dev);
  71. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_4, 0x1fa0);
  72. }
  73. /* Function 3, USB ports 2-3 */
  74. void mpc85xx_config_via_usb2(struct pci_controller *hose,
  75. pci_dev_t dev, struct pci_config_table *tab)
  76. {
  77. pciauto_config_device(hose, dev);
  78. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_4, 0x1f80);
  79. }
  80. /* Function 5, Power Management */
  81. void mpc85xx_config_via_power(struct pci_controller *hose,
  82. pci_dev_t dev, struct pci_config_table *tab)
  83. {
  84. pciauto_config_device(hose, dev);
  85. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0x1e00);
  86. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_1, 0x1dfc);
  87. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_2, 0x1df8);
  88. }
  89. /* Function 6, AC97 Interface */
  90. void mpc85xx_config_via_ac97(struct pci_controller *hose,
  91. pci_dev_t dev, struct pci_config_table *tab)
  92. {
  93. pciauto_config_device(hose, dev);
  94. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0x1c00);
  95. }