wuh405.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <command.h>
  26. #include <malloc.h>
  27. /* ------------------------------------------------------------------------- */
  28. #if 0
  29. #define FPGA_DEBUG
  30. #endif
  31. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);
  32. /* fpga configuration data - gzip compressed and generated by bin2c */
  33. const unsigned char fpgadata[] =
  34. {
  35. #include "fpgadata.c"
  36. };
  37. /*
  38. * include common fpga code (for esd boards)
  39. */
  40. #include "../common/fpga.c"
  41. /* Prototypes */
  42. int gunzip(void *, int, unsigned char *, unsigned long *);
  43. int board_early_init_f (void)
  44. {
  45. /*
  46. * IRQ 0-15 405GP internally generated; active high; level sensitive
  47. * IRQ 16 405GP internally generated; active low; level sensitive
  48. * IRQ 17-24 RESERVED
  49. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  50. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  51. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  52. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  53. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  54. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  55. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  56. */
  57. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  58. mtdcr(uicer, 0x00000000); /* disable all ints */
  59. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  60. mtdcr(uicpr, 0xFFFFFF9F); /* set int polarities */
  61. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  62. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  63. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  64. /*
  65. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  66. */
  67. mtebc (epcr, 0xa8400000); /* ebc always driven */
  68. return 0;
  69. }
  70. int misc_init_r (void)
  71. {
  72. unsigned char *dst;
  73. ulong len = sizeof(fpgadata);
  74. int status;
  75. int index;
  76. int i;
  77. dst = malloc(CONFIG_SYS_FPGA_MAX_SIZE);
  78. if (gunzip (dst, CONFIG_SYS_FPGA_MAX_SIZE, (uchar *)fpgadata, &len) != 0) {
  79. printf ("GUNZIP ERROR - must RESET board to recover\n");
  80. do_reset (NULL, 0, 0, NULL);
  81. }
  82. status = fpga_boot(dst, len);
  83. if (status != 0) {
  84. printf("\nFPGA: Booting failed ");
  85. switch (status) {
  86. case ERROR_FPGA_PRG_INIT_LOW:
  87. printf("(Timeout: INIT not low after asserting PROGRAM*)\n ");
  88. break;
  89. case ERROR_FPGA_PRG_INIT_HIGH:
  90. printf("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
  91. break;
  92. case ERROR_FPGA_PRG_DONE:
  93. printf("(Timeout: DONE not high after programming FPGA)\n ");
  94. break;
  95. }
  96. /* display infos on fpgaimage */
  97. index = 15;
  98. for (i=0; i<4; i++) {
  99. len = dst[index];
  100. printf("FPGA: %s\n", &(dst[index+1]));
  101. index += len+3;
  102. }
  103. putc ('\n');
  104. /* delayed reboot */
  105. for (i=20; i>0; i--) {
  106. printf("Rebooting in %2d seconds \r",i);
  107. for (index=0;index<1000;index++)
  108. udelay(1000);
  109. }
  110. putc ('\n');
  111. do_reset(NULL, 0, 0, NULL);
  112. }
  113. puts("FPGA: ");
  114. /* display infos on fpgaimage */
  115. index = 15;
  116. for (i=0; i<4; i++) {
  117. len = dst[index];
  118. printf("%s ", &(dst[index+1]));
  119. index += len+3;
  120. }
  121. putc ('\n');
  122. free(dst);
  123. /*
  124. * Reset FPGA via FPGA_DATA pin
  125. */
  126. SET_FPGA(FPGA_PRG | FPGA_CLK);
  127. udelay(1000); /* wait 1ms */
  128. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
  129. udelay(1000); /* wait 1ms */
  130. /*
  131. * Reset external DUARTs
  132. */
  133. out_be32((void *)GPIO0_OR,
  134. in_be32((void *)GPIO0_OR) | CONFIG_SYS_DUART_RST);
  135. udelay(10); /* wait 10us */
  136. out_be32((void *)GPIO0_OR,
  137. in_be32((void *)GPIO0_OR) & ~CONFIG_SYS_DUART_RST);
  138. udelay(1000); /* wait 1ms */
  139. /*
  140. * Enable interrupts in exar duart mcr[3]
  141. */
  142. out_8((void *)(DUART0_BA + 4), 0x08);
  143. out_8((void *)(DUART1_BA + 4), 0x08);
  144. out_8((void *)(DUART2_BA + 4), 0x08);
  145. out_8((void *)(DUART3_BA + 4), 0x08);
  146. return (0);
  147. }
  148. /*
  149. * Check Board Identity:
  150. */
  151. int checkboard (void)
  152. {
  153. char str[64];
  154. int i = getenv_r ("serial#", str, sizeof(str));
  155. puts ("Board: ");
  156. if (i == -1) {
  157. puts ("### No HW ID - assuming WUH405");
  158. } else {
  159. puts(str);
  160. }
  161. putc ('\n');
  162. return 0;
  163. }