cpci2dp.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * (C) Copyright 2005
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <command.h>
  27. #include <malloc.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. int board_early_init_f (void)
  30. {
  31. unsigned long cntrl0Reg;
  32. /*
  33. * Setup GPIO pins
  34. */
  35. cntrl0Reg = mfdcr(cntrl0);
  36. mtdcr(cntrl0, cntrl0Reg |
  37. ((CONFIG_SYS_EEPROM_WP | CONFIG_SYS_PB_LED |
  38. CONFIG_SYS_SELF_RST | CONFIG_SYS_INTA_FAKE) << 5));
  39. /* set output pins to high */
  40. out_be32((void *)GPIO0_OR, CONFIG_SYS_EEPROM_WP);
  41. /* setup for output (LED=off) */
  42. out_be32((void *)GPIO0_TCR, CONFIG_SYS_EEPROM_WP | CONFIG_SYS_PB_LED);
  43. /*
  44. * IRQ 0-15 405GP internally generated; active high; level sensitive
  45. * IRQ 16 405GP internally generated; active low; level sensitive
  46. * IRQ 17-24 RESERVED
  47. * IRQ 25 (EXT IRQ 0) PB0; active low; level sensitive
  48. * IRQ 26 (EXT IRQ 1) PB1; active low; level sensitive
  49. * IRQ 27 (EXT IRQ 2) PCI SLOT 0; active low; level sensitive
  50. * IRQ 28 (EXT IRQ 3) PCI SLOT 1; active low; level sensitive
  51. * IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  52. * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive
  53. * IRQ 31 (EXT IRQ 6) unused
  54. */
  55. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  56. mtdcr(uicer, 0x00000000); /* disable all ints */
  57. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  58. mtdcr(uicpr, 0xFFFFFF81); /* set int polarities */
  59. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  60. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  61. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  62. return 0;
  63. }
  64. int misc_init_r (void)
  65. {
  66. unsigned long cntrl0Reg;
  67. /* adjust flash start and offset */
  68. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  69. gd->bd->bi_flashoffset = 0;
  70. /*
  71. * Select cts (and not dsr) on uart1
  72. */
  73. cntrl0Reg = mfdcr(cntrl0);
  74. mtdcr(cntrl0, cntrl0Reg | 0x00001000);
  75. return (0);
  76. }
  77. /*
  78. * Check Board Identity:
  79. */
  80. int checkboard (void)
  81. {
  82. char str[64];
  83. int i = getenv_r ("serial#", str, sizeof(str));
  84. puts ("Board: ");
  85. if (i == -1) {
  86. puts ("### No HW ID - assuming CPCI2DP");
  87. } else {
  88. puts(str);
  89. }
  90. printf(" (Ver 1.0)");
  91. putc ('\n');
  92. return 0;
  93. }
  94. #if defined(CONFIG_SYS_EEPROM_WREN)
  95. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  96. * <state> -1: deliver current state
  97. * 0: disable write
  98. * 1: enable write
  99. * Returns: -1: wrong device address
  100. * 0: dis-/en- able done
  101. * 0/1: current state if <state> was -1.
  102. */
  103. int eeprom_write_enable (unsigned dev_addr, int state) {
  104. if (CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) {
  105. return -1;
  106. } else {
  107. switch (state) {
  108. case 1:
  109. /* Enable write access, clear bit GPIO_SINT2. */
  110. out_be32((void *)GPIO0_OR,
  111. in_be32((void *)GPIO0_OR) & ~CONFIG_SYS_EEPROM_WP);
  112. state = 0;
  113. break;
  114. case 0:
  115. /* Disable write access, set bit GPIO_SINT2. */
  116. out_be32((void *)GPIO0_OR,
  117. in_be32((void *)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
  118. state = 0;
  119. break;
  120. default:
  121. /* Read current status back. */
  122. state = (0 == (in_be32((void *)GPIO0_OR) &
  123. CONFIG_SYS_EEPROM_WP));
  124. break;
  125. }
  126. }
  127. return state;
  128. }
  129. #endif
  130. #if defined(CONFIG_SYS_EEPROM_WREN)
  131. int do_eep_wren (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  132. {
  133. int query = argc == 1;
  134. int state = 0;
  135. if (query) {
  136. /* Query write access state. */
  137. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, -1);
  138. if (state < 0) {
  139. puts ("Query of write access state failed.\n");
  140. } else {
  141. printf ("Write access for device 0x%0x is %sabled.\n",
  142. CONFIG_SYS_I2C_EEPROM_ADDR, state ? "en" : "dis");
  143. state = 0;
  144. }
  145. } else {
  146. if ('0' == argv[1][0]) {
  147. /* Disable write access. */
  148. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, 0);
  149. } else {
  150. /* Enable write access. */
  151. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, 1);
  152. }
  153. if (state < 0) {
  154. puts ("Setup of write access state failed.\n");
  155. }
  156. }
  157. return state;
  158. }
  159. U_BOOT_CMD(
  160. eepwren, 2, 0, do_eep_wren,
  161. "Enable / disable / query EEPROM write access",
  162. NULL
  163. );
  164. #endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */