lowlevel_init.S 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * Memory Setup stuff - taken from blob memsetup.S
  3. *
  4. * Copyright (C) 1999 2000 2001 Erik Mouw (J.A.K.Mouw@its.tudelft.nl) and
  5. * Jan-Derk Bakker (J.D.Bakker@its.tudelft.nl)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include "config.h"
  26. #include "version.h"
  27. /* some parameters for the board */
  28. MEM_BASE: .long 0xa0000000
  29. MEM_START: .long 0xc0000000
  30. #define MDCNFG 0x00
  31. #define MDCAS00 0x04 /* CAS waveform rotate reg 0 */
  32. #define MDCAS01 0x08 /* CAS waveform rotate reg 1 bank */
  33. #define MDCAS02 0x0C /* CAS waveform rotate reg 2 bank */
  34. #define MDREFR 0x1C /* DRAM refresh control reg */
  35. #define MDCAS20 0x20 /* CAS waveform rotate reg 0 bank */
  36. #define MDCAS21 0x24 /* CAS waveform rotate reg 1 bank */
  37. #define MDCAS22 0x28 /* CAS waveform rotate reg 2 bank */
  38. #define MECR 0x18 /* Expansion memory (PCMCIA) bus configuration register */
  39. #define MSC0 0x10 /* static memory control reg 0 */
  40. #define MSC1 0x14 /* static memory control reg 1 */
  41. #define MSC2 0x2C /* static memory control reg 2 */
  42. #define SMCNFG 0x30 /* SMROM configuration reg */
  43. mdcas00: .long 0x5555557F
  44. mdcas01: .long 0x55555555
  45. mdcas02: .long 0x55555555
  46. mdcas20: .long 0x5555557F
  47. mdcas21: .long 0x55555555
  48. mdcas22: .long 0x55555555
  49. mdcnfg: .long 0x0000B25C
  50. mdrefr: .long 0x007000C1
  51. mecr: .long 0x10841084
  52. msc0: .long 0x00004774
  53. msc1: .long 0x00000000
  54. msc2: .long 0x00000000
  55. smcnfg: .long 0x00000000
  56. /* setting up the memory */
  57. .globl lowlevel_init
  58. lowlevel_init:
  59. ldr r0, MEM_BASE
  60. /* Set up the DRAM */
  61. /* MDCAS00 */
  62. ldr r1, mdcas00
  63. str r1, [r0, #MDCAS00]
  64. /* MDCAS01 */
  65. ldr r1, mdcas01
  66. str r1, [r0, #MDCAS01]
  67. /* MDCAS02 */
  68. ldr r1, mdcas02
  69. str r1, [r0, #MDCAS02]
  70. /* MDCAS20 */
  71. ldr r1, mdcas20
  72. str r1, [r0, #MDCAS20]
  73. /* MDCAS21 */
  74. ldr r1, mdcas21
  75. str r1, [r0, #MDCAS21]
  76. /* MDCAS22 */
  77. ldr r1, mdcas22
  78. str r1, [r0, #MDCAS22]
  79. /* MDREFR */
  80. ldr r1, mdrefr
  81. str r1, [r0, #MDREFR]
  82. /* Set up PCMCIA space */
  83. ldr r1, mecr
  84. str r1, [r0, #MECR]
  85. /* Setup the flash memory and other */
  86. ldr r1, msc0
  87. str r1, [r0, #MSC0]
  88. ldr r1, msc1
  89. str r1, [r0, #MSC1]
  90. ldr r1, msc2
  91. str r1, [r0, #MSC2]
  92. ldr r1, smcnfg
  93. str r1, [r0, #SMCNFG]
  94. /* MDCNFG */
  95. ldr r1, mdcnfg
  96. bic r1, r1, #0x00000001
  97. str r1, [r0, #MDCNFG]
  98. /* Load something to activate bank */
  99. ldr r2, MEM_START
  100. .rept 8
  101. ldr r1, [r2]
  102. .endr
  103. /* MDCNFG */
  104. ldr r1, mdcnfg
  105. orr r1, r1, #0x00000001
  106. str r1, [r0, #MDCNFG]
  107. /* everything is fine now */
  108. mov pc, lr