bc3450.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * (C) Copyright 2004-2005
  9. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  10. *
  11. * (C) Copyright 2006
  12. * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <mpc5xxx.h>
  34. #include <pci.h>
  35. #include <netdev.h>
  36. #ifdef CONFIG_VIDEO_SM501
  37. #include <sm501.h>
  38. #endif
  39. #if defined(CONFIG_MPC5200_DDR)
  40. #include "mt46v16m16-75.h"
  41. #else
  42. #include "mt48lc16m16a2-75.h"
  43. #endif
  44. #ifdef CONFIG_RTC_MPC5200
  45. #include <rtc.h>
  46. #endif
  47. #ifdef CONFIG_PS2MULT
  48. void ps2mult_early_init(void);
  49. #endif
  50. #ifndef CONFIG_SYS_RAMBOOT
  51. static void sdram_start (int hi_addr)
  52. {
  53. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  54. /* unlock mode register */
  55. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 |
  56. hi_addr_bit;
  57. __asm__ volatile ("sync");
  58. /* precharge all banks */
  59. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  60. hi_addr_bit;
  61. __asm__ volatile ("sync");
  62. #if SDRAM_DDR
  63. /* set mode register: extended mode */
  64. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  65. __asm__ volatile ("sync");
  66. /* set mode register: reset DLL */
  67. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  68. __asm__ volatile ("sync");
  69. #endif
  70. /* precharge all banks */
  71. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  72. hi_addr_bit;
  73. __asm__ volatile ("sync");
  74. /* auto refresh */
  75. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
  76. hi_addr_bit;
  77. __asm__ volatile ("sync");
  78. /* set mode register */
  79. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  80. __asm__ volatile ("sync");
  81. /* normal operation */
  82. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  83. __asm__ volatile ("sync");
  84. }
  85. #endif
  86. /*
  87. * ATTENTION: Although partially referenced initdram does NOT make real use
  88. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  89. * is something else than 0x00000000.
  90. */
  91. #if defined(CONFIG_MPC5200)
  92. phys_size_t initdram (int board_type)
  93. {
  94. ulong dramsize = 0;
  95. ulong dramsize2 = 0;
  96. #ifndef CONFIG_SYS_RAMBOOT
  97. ulong test1, test2;
  98. /* setup SDRAM chip selects */
  99. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001c; /* 512MB at 0x0 */
  100. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x40000000; /* disabled */
  101. __asm__ volatile ("sync");
  102. /* setup config registers */
  103. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  104. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  105. __asm__ volatile ("sync");
  106. #if SDRAM_DDR
  107. /* set tap delay */
  108. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  109. __asm__ volatile ("sync");
  110. #endif
  111. /* find RAM size using SDRAM CS0 only */
  112. sdram_start(0);
  113. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
  114. sdram_start(1);
  115. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
  116. if (test1 > test2) {
  117. sdram_start(0);
  118. dramsize = test1;
  119. } else {
  120. dramsize = test2;
  121. }
  122. /* memory smaller than 1MB is impossible */
  123. if (dramsize < (1 << 20)) {
  124. dramsize = 0;
  125. }
  126. /* set SDRAM CS0 size according to the amount of RAM found */
  127. if (dramsize > 0) {
  128. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 +
  129. __builtin_ffs(dramsize >> 20) - 1;
  130. } else {
  131. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  132. }
  133. /* let SDRAM CS1 start right after CS0 */
  134. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001c; /* 512MB */
  135. /* find RAM size using SDRAM CS1 only */
  136. sdram_start(0);
  137. test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x20000000);
  138. sdram_start(1);
  139. test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x20000000);
  140. if (test1 > test2) {
  141. sdram_start(0);
  142. dramsize2 = test1;
  143. } else {
  144. dramsize2 = test2;
  145. }
  146. /* memory smaller than 1MB is impossible */
  147. if (dramsize2 < (1 << 20)) {
  148. dramsize2 = 0;
  149. }
  150. /* set SDRAM CS1 size according to the amount of RAM found */
  151. if (dramsize2 > 0) {
  152. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  153. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  154. } else {
  155. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  156. }
  157. #else /* CONFIG_SYS_RAMBOOT */
  158. /* retrieve size of memory connected to SDRAM CS0 */
  159. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  160. if (dramsize >= 0x13) {
  161. dramsize = (1 << (dramsize - 0x13)) << 20;
  162. } else {
  163. dramsize = 0;
  164. }
  165. /* retrieve size of memory connected to SDRAM CS1 */
  166. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  167. if (dramsize2 >= 0x13) {
  168. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  169. } else {
  170. dramsize2 = 0;
  171. }
  172. #endif /* CONFIG_SYS_RAMBOOT */
  173. return dramsize;
  174. }
  175. #elif defined(CONFIG_MGT5100)
  176. phys_size_t initdram (int board_type)
  177. {
  178. ulong dramsize = 0;
  179. #ifndef CONFIG_SYS_RAMBOOT
  180. ulong test1, test2;
  181. /* setup and enable SDRAM chip selects */
  182. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  183. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff; /* 2G */
  184. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  185. __asm__ volatile ("sync");
  186. /* setup config registers */
  187. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  188. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  189. /* address select register */
  190. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  191. __asm__ volatile ("sync");
  192. /* find RAM size */
  193. sdram_start(0);
  194. test1 = get_ram_size((ulong *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  195. sdram_start(1);
  196. test2 = get_ram_size((ulong *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  197. if (test1 > test2) {
  198. sdram_start(0);
  199. dramsize = test1;
  200. } else {
  201. dramsize = test2;
  202. }
  203. /* set SDRAM end address according to size */
  204. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  205. #else /* CONFIG_SYS_RAMBOOT */
  206. /* Retrieve amount of SDRAM available */
  207. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  208. #endif /* CONFIG_SYS_RAMBOOT */
  209. return dramsize;
  210. }
  211. #else
  212. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  213. #endif
  214. int checkboard (void)
  215. {
  216. #if defined (CONFIG_TQM5200)
  217. puts ("Board: TQM5200 (TQ-Components GmbH)\n");
  218. #endif
  219. #if defined (CONFIG_BC3450)
  220. puts ("Dev: GERSYS BC3450\n");
  221. #endif
  222. return 0;
  223. }
  224. void flash_preinit(void)
  225. {
  226. /*
  227. * Now, when we are in RAM, enable flash write
  228. * access for detection process.
  229. * Note that CS_BOOT cannot be cleared when
  230. * executing in flash.
  231. */
  232. #if defined(CONFIG_MGT5100)
  233. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  234. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  235. #endif
  236. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  237. }
  238. #ifdef CONFIG_PCI
  239. static struct pci_controller hose;
  240. extern void pci_mpc5xxx_init(struct pci_controller *);
  241. void pci_init_board(void)
  242. {
  243. pci_mpc5xxx_init(&hose);
  244. }
  245. #endif
  246. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  247. void init_ide_reset (void)
  248. {
  249. debug ("init_ide_reset\n");
  250. /* Configure PSC1_4 as GPIO output for ATA reset */
  251. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  252. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  253. }
  254. void ide_set_reset (int idereset)
  255. {
  256. debug ("ide_reset(%d)\n", idereset);
  257. if (idereset) {
  258. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  259. } else {
  260. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  261. }
  262. }
  263. #endif
  264. #ifdef CONFIG_POST
  265. /*
  266. * Reads GPIO pin PSC6_3. A keypress is reported, if PSC6_3 is low. If PSC6_3
  267. * is left open, no keypress is detected.
  268. */
  269. int post_hotkeys_pressed(void)
  270. {
  271. struct mpc5xxx_gpio *gpio;
  272. gpio = (struct mpc5xxx_gpio*) MPC5XXX_GPIO;
  273. /*
  274. * Configure PSC6_1 and PSC6_3 as GPIO. PSC6 then couldn't be used in
  275. * CODEC or UART mode. Consumer IrDA should still be possible.
  276. */
  277. gpio->port_config &= ~(0x07000000);
  278. gpio->port_config |= 0x03000000;
  279. /* Enable GPIO for GPIO_IRDA_1 (IR_USB_CLK pin) = PSC6_3 */
  280. gpio->simple_gpioe |= 0x20000000;
  281. /* Configure GPIO_IRDA_1 as input */
  282. gpio->simple_ddr &= ~(0x20000000);
  283. return ((gpio->simple_ival & 0x20000000) ? 0 : 1);
  284. }
  285. #endif
  286. #if defined(CONFIG_POST) || defined(CONFIG_LOGBUFFER)
  287. void post_word_store (ulong a)
  288. {
  289. volatile ulong *save_addr =
  290. (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
  291. *save_addr = a;
  292. }
  293. ulong post_word_load (void)
  294. {
  295. volatile ulong *save_addr =
  296. (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
  297. return *save_addr;
  298. }
  299. #endif /* CONFIG_POST || CONFIG_LOGBUFFER*/
  300. #ifdef CONFIG_BOARD_EARLY_INIT_R
  301. int board_early_init_r (void)
  302. {
  303. #ifdef CONFIG_RTC_MPC5200
  304. struct rtc_time t;
  305. /* set to Wed Dec 31 19:00:00 1969 */
  306. t.tm_sec = t.tm_min = 0;
  307. t.tm_hour = 19;
  308. t.tm_mday = 31;
  309. t.tm_mon = 12;
  310. t.tm_year = 1969;
  311. t.tm_wday = 3;
  312. rtc_set(&t);
  313. #endif /* CONFIG_RTC_MPC5200 */
  314. #ifdef CONFIG_PS2MULT
  315. ps2mult_early_init();
  316. #endif /* CONFIG_PS2MULT */
  317. return (0);
  318. }
  319. #endif /* CONFIG_BOARD_EARLY_INIT_R */
  320. int last_stage_init (void)
  321. {
  322. /*
  323. * auto scan for really existing devices and re-set chip select
  324. * configuration.
  325. */
  326. u16 save, tmp;
  327. int restore;
  328. /*
  329. * Check for SRAM and SRAM size
  330. */
  331. /* save original SRAM content */
  332. save = *(volatile u16 *)CONFIG_SYS_CS2_START;
  333. restore = 1;
  334. /* write test pattern to SRAM */
  335. *(volatile u16 *)CONFIG_SYS_CS2_START = 0xA5A5;
  336. __asm__ volatile ("sync");
  337. /*
  338. * Put a different pattern on the data lines: otherwise they may float
  339. * long enough to read back what we wrote.
  340. */
  341. tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
  342. if (tmp == 0xA5A5)
  343. puts ("!! possible error in SRAM detection\n");
  344. if (*(volatile u16 *)CONFIG_SYS_CS2_START != 0xA5A5) {
  345. /* no SRAM at all, disable cs */
  346. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 18);
  347. *(vu_long *)MPC5XXX_CS2_START = 0x0000FFFF;
  348. *(vu_long *)MPC5XXX_CS2_STOP = 0x0000FFFF;
  349. restore = 0;
  350. __asm__ volatile ("sync");
  351. } else if (*(volatile u16 *)(CONFIG_SYS_CS2_START + (1<<19)) == 0xA5A5) {
  352. /* make sure that we access a mirrored address */
  353. *(volatile u16 *)CONFIG_SYS_CS2_START = 0x1111;
  354. __asm__ volatile ("sync");
  355. if (*(volatile u16 *)(CONFIG_SYS_CS2_START + (1<<19)) == 0x1111) {
  356. /* SRAM size = 512 kByte */
  357. *(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CONFIG_SYS_CS2_START,
  358. 0x80000);
  359. __asm__ volatile ("sync");
  360. puts ("SRAM: 512 kB\n");
  361. }
  362. else
  363. puts ("!! possible error in SRAM detection\n");
  364. } else {
  365. puts ("SRAM: 1 MB\n");
  366. }
  367. /* restore origianl SRAM content */
  368. if (restore) {
  369. *(volatile u16 *)CONFIG_SYS_CS2_START = save;
  370. __asm__ volatile ("sync");
  371. }
  372. /*
  373. * Check for Grafic Controller
  374. */
  375. /* save origianl FB content */
  376. save = *(volatile u16 *)CONFIG_SYS_CS1_START;
  377. restore = 1;
  378. /* write test pattern to FB memory */
  379. *(volatile u16 *)CONFIG_SYS_CS1_START = 0xA5A5;
  380. __asm__ volatile ("sync");
  381. /*
  382. * Put a different pattern on the data lines: otherwise they may float
  383. * long enough to read back what we wrote.
  384. */
  385. tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
  386. if (tmp == 0xA5A5)
  387. puts ("!! possible error in grafic controller detection\n");
  388. if (*(volatile u16 *)CONFIG_SYS_CS1_START != 0xA5A5) {
  389. /* no grafic controller at all, disable cs */
  390. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 17);
  391. *(vu_long *)MPC5XXX_CS1_START = 0x0000FFFF;
  392. *(vu_long *)MPC5XXX_CS1_STOP = 0x0000FFFF;
  393. restore = 0;
  394. __asm__ volatile ("sync");
  395. } else {
  396. puts ("VGA: SMI501 (Voyager) with 8 MB\n");
  397. }
  398. /* restore origianl FB content */
  399. if (restore) {
  400. *(volatile u16 *)CONFIG_SYS_CS1_START = save;
  401. __asm__ volatile ("sync");
  402. }
  403. return 0;
  404. }
  405. #ifdef CONFIG_VIDEO_SM501
  406. #define DISPLAY_WIDTH 640
  407. #define DISPLAY_HEIGHT 480
  408. #ifdef CONFIG_VIDEO_SM501_8BPP
  409. #error CONFIG_VIDEO_SM501_8BPP not supported.
  410. #endif /* CONFIG_VIDEO_SM501_8BPP */
  411. #ifdef CONFIG_VIDEO_SM501_16BPP
  412. #error CONFIG_VIDEO_SM501_16BPP not supported.
  413. #endif /* CONFIG_VIDEO_SM501_16BPP */
  414. #ifdef CONFIG_VIDEO_SM501_32BPP
  415. static const SMI_REGS init_regs [] =
  416. {
  417. #if defined (CONFIG_BC3450_FP) && !defined (CONFIG_BC3450_CRT)
  418. /* FP only */
  419. {0x00004, 0x0},
  420. {0x00048, 0x00021807},
  421. {0x0004C, 0x091a0a01},
  422. {0x00054, 0x1},
  423. {0x00040, 0x00021807},
  424. {0x00044, 0x091a0a01},
  425. {0x00054, 0x0},
  426. {0x80000, 0x01013106},
  427. {0x80004, 0xc428bb17},
  428. {0x80000, 0x03013106},
  429. {0x8000C, 0x00000000},
  430. {0x80010, 0x0a000a00},
  431. {0x80014, 0x02800000},
  432. {0x80018, 0x01e00000},
  433. {0x8001C, 0x00000000},
  434. {0x80020, 0x01e00280},
  435. {0x80024, 0x02fa027f},
  436. {0x80028, 0x004a028b},
  437. {0x8002C, 0x020c01df},
  438. {0x80030, 0x000201e9},
  439. {0x80200, 0x00010200},
  440. {0x80000, 0x0f013106},
  441. #elif defined (CONFIG_BC3450_CRT) && !defined (CONFIG_BC3450_FP)
  442. /* CRT only */
  443. {0x00004, 0x0},
  444. {0x00048, 0x00021807},
  445. {0x0004C, 0x10090a01},
  446. {0x00054, 0x1},
  447. {0x00040, 0x00021807},
  448. {0x00044, 0x10090a01},
  449. {0x00054, 0x0},
  450. {0x80200, 0x00010000},
  451. {0x80204, 0x0},
  452. {0x80208, 0x0A000A00},
  453. {0x8020C, 0x02fa027f},
  454. {0x80210, 0x004a028b},
  455. {0x80214, 0x020c01df},
  456. {0x80218, 0x000201e9},
  457. {0x80200, 0x00013306},
  458. #else /* panel + CRT */
  459. {0x00004, 0x0},
  460. {0x00048, 0x00021807},
  461. {0x0004C, 0x091a0a01},
  462. {0x00054, 0x1},
  463. {0x00040, 0x00021807},
  464. {0x00044, 0x091a0a01},
  465. {0x00054, 0x0},
  466. {0x80000, 0x0f013106},
  467. {0x80004, 0xc428bb17},
  468. {0x8000C, 0x00000000},
  469. {0x80010, 0x0a000a00},
  470. {0x80014, 0x02800000},
  471. {0x80018, 0x01e00000},
  472. {0x8001C, 0x00000000},
  473. {0x80020, 0x01e00280},
  474. {0x80024, 0x02fa027f},
  475. {0x80028, 0x004a028b},
  476. {0x8002C, 0x020c01df},
  477. {0x80030, 0x000201e9},
  478. {0x80200, 0x00010000},
  479. #endif
  480. {0, 0}
  481. };
  482. #endif /* CONFIG_VIDEO_SM501_32BPP */
  483. #ifdef CONFIG_CONSOLE_EXTRA_INFO
  484. /*
  485. * Return text to be printed besides the logo.
  486. */
  487. void video_get_info_str (int line_number, char *info)
  488. {
  489. if (line_number == 1) {
  490. #if defined (CONFIG_TQM5200)
  491. strcpy (info, " Board: TQM5200 (TQ-Components GmbH)");
  492. #else
  493. #error No supported board selected
  494. #endif /* CONFIG_TQM5200 */
  495. #if defined (CONFIG_BC3450)
  496. } else if (line_number == 2) {
  497. strcpy (info, " Dev: GERSYS BC3450");
  498. #endif /* CONFIG_BC3450 */
  499. }
  500. else {
  501. info [0] = '\0';
  502. }
  503. }
  504. #endif
  505. /*
  506. * Returns SM501 register base address. First thing called in the
  507. * driver. Checks if SM501 is physically present.
  508. */
  509. unsigned int board_video_init (void)
  510. {
  511. u16 save, tmp;
  512. int restore, ret;
  513. /*
  514. * Check for Grafic Controller
  515. */
  516. /* save origianl FB content */
  517. save = *(volatile u16 *)CONFIG_SYS_CS1_START;
  518. restore = 1;
  519. /* write test pattern to FB memory */
  520. *(volatile u16 *)CONFIG_SYS_CS1_START = 0xA5A5;
  521. __asm__ volatile ("sync");
  522. /*
  523. * Put a different pattern on the data lines: otherwise they may float
  524. * long enough to read back what we wrote.
  525. */
  526. tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;
  527. if (tmp == 0xA5A5)
  528. puts ("!! possible error in grafic controller detection\n");
  529. if (*(volatile u16 *)CONFIG_SYS_CS1_START != 0xA5A5) {
  530. /* no grafic controller found */
  531. restore = 0;
  532. ret = 0;
  533. } else {
  534. ret = SM501_MMIO_BASE;
  535. }
  536. if (restore) {
  537. *(volatile u16 *)CONFIG_SYS_CS1_START = save;
  538. __asm__ volatile ("sync");
  539. }
  540. return ret;
  541. }
  542. /*
  543. * Returns SM501 framebuffer address
  544. */
  545. unsigned int board_video_get_fb (void)
  546. {
  547. return SM501_FB_BASE;
  548. }
  549. /*
  550. * Called after initializing the SM501 and before clearing the screen.
  551. */
  552. void board_validate_screen (unsigned int base)
  553. {
  554. }
  555. /*
  556. * Return a pointer to the initialization sequence.
  557. */
  558. const SMI_REGS *board_get_regs (void)
  559. {
  560. return init_regs;
  561. }
  562. int board_get_width (void)
  563. {
  564. return DISPLAY_WIDTH;
  565. }
  566. int board_get_height (void)
  567. {
  568. return DISPLAY_HEIGHT;
  569. }
  570. #endif /* CONFIG_VIDEO_SM501 */
  571. int board_eth_init(bd_t *bis)
  572. {
  573. cpu_eth_init(bis); /* Built in FEC comes first */
  574. return pci_eth_init(bis);
  575. }