mxsmmc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. /*
  2. * Freescale i.MX28 SSP MMC driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  9. * Terry Lv
  10. *
  11. * Copyright 2007, Freescale Semiconductor, Inc
  12. * Andy Fleming
  13. *
  14. * Based vaguely on the pxa mmc code:
  15. * (C) Copyright 2003
  16. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  17. *
  18. * See file CREDITS for list of people who contributed to this
  19. * project.
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License as
  23. * published by the Free Software Foundation; either version 2 of
  24. * the License, or (at your option) any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program; if not, write to the Free Software
  33. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  34. * MA 02111-1307 USA
  35. */
  36. #include <common.h>
  37. #include <malloc.h>
  38. #include <mmc.h>
  39. #include <asm/errno.h>
  40. #include <asm/io.h>
  41. #include <asm/arch/clock.h>
  42. #include <asm/arch/imx-regs.h>
  43. #include <asm/arch/sys_proto.h>
  44. #include <asm/arch/dma.h>
  45. #include <bouncebuf.h>
  46. struct mxsmmc_priv {
  47. int id;
  48. struct mxs_ssp_regs *regs;
  49. uint32_t clkseq_bypass;
  50. uint32_t *clkctrl_ssp;
  51. uint32_t buswidth;
  52. int (*mmc_is_wp)(int);
  53. struct mxs_dma_desc *desc;
  54. };
  55. #define MXSMMC_MAX_TIMEOUT 10000
  56. #define MXSMMC_SMALL_TRANSFER 512
  57. static int mxsmmc_send_cmd_pio(struct mxsmmc_priv *priv, struct mmc_data *data)
  58. {
  59. struct mxs_ssp_regs *ssp_regs = priv->regs;
  60. uint32_t *data_ptr;
  61. int timeout = MXSMMC_MAX_TIMEOUT;
  62. uint32_t reg;
  63. uint32_t data_count = data->blocksize * data->blocks;
  64. if (data->flags & MMC_DATA_READ) {
  65. data_ptr = (uint32_t *)data->dest;
  66. while (data_count && --timeout) {
  67. reg = readl(&ssp_regs->hw_ssp_status);
  68. if (!(reg & SSP_STATUS_FIFO_EMPTY)) {
  69. *data_ptr++ = readl(&ssp_regs->hw_ssp_data);
  70. data_count -= 4;
  71. timeout = MXSMMC_MAX_TIMEOUT;
  72. } else
  73. udelay(1000);
  74. }
  75. } else {
  76. data_ptr = (uint32_t *)data->src;
  77. timeout *= 100;
  78. while (data_count && --timeout) {
  79. reg = readl(&ssp_regs->hw_ssp_status);
  80. if (!(reg & SSP_STATUS_FIFO_FULL)) {
  81. writel(*data_ptr++, &ssp_regs->hw_ssp_data);
  82. data_count -= 4;
  83. timeout = MXSMMC_MAX_TIMEOUT;
  84. } else
  85. udelay(1000);
  86. }
  87. }
  88. return timeout ? 0 : COMM_ERR;
  89. }
  90. static int mxsmmc_send_cmd_dma(struct mxsmmc_priv *priv, struct mmc_data *data)
  91. {
  92. uint32_t data_count = data->blocksize * data->blocks;
  93. int dmach;
  94. struct mxs_dma_desc *desc = priv->desc;
  95. void *addr;
  96. unsigned int flags;
  97. struct bounce_buffer bbstate;
  98. memset(desc, 0, sizeof(struct mxs_dma_desc));
  99. desc->address = (dma_addr_t)desc;
  100. if (data->flags & MMC_DATA_READ) {
  101. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  102. addr = data->dest;
  103. flags = GEN_BB_WRITE;
  104. } else {
  105. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  106. addr = (void *)data->src;
  107. flags = GEN_BB_READ;
  108. }
  109. bounce_buffer_start(&bbstate, addr, data_count, flags);
  110. priv->desc->cmd.address = (dma_addr_t)bbstate.bounce_buffer;
  111. priv->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM |
  112. (data_count << MXS_DMA_DESC_BYTES_OFFSET);
  113. dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + priv->id;
  114. mxs_dma_desc_append(dmach, priv->desc);
  115. if (mxs_dma_go(dmach)) {
  116. bounce_buffer_stop(&bbstate);
  117. return COMM_ERR;
  118. }
  119. bounce_buffer_stop(&bbstate);
  120. return 0;
  121. }
  122. /*
  123. * Sends a command out on the bus. Takes the mmc pointer,
  124. * a command pointer, and an optional data pointer.
  125. */
  126. static int
  127. mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  128. {
  129. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  130. struct mxs_ssp_regs *ssp_regs = priv->regs;
  131. uint32_t reg;
  132. int timeout;
  133. uint32_t ctrl0;
  134. int ret;
  135. debug("MMC%d: CMD%d\n", mmc->block_dev.dev, cmd->cmdidx);
  136. /* Check bus busy */
  137. timeout = MXSMMC_MAX_TIMEOUT;
  138. while (--timeout) {
  139. udelay(1000);
  140. reg = readl(&ssp_regs->hw_ssp_status);
  141. if (!(reg &
  142. (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY |
  143. SSP_STATUS_CMD_BUSY))) {
  144. break;
  145. }
  146. }
  147. if (!timeout) {
  148. printf("MMC%d: Bus busy timeout!\n", mmc->block_dev.dev);
  149. return TIMEOUT;
  150. }
  151. /* See if card is present */
  152. if (readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT) {
  153. printf("MMC%d: No card detected!\n", mmc->block_dev.dev);
  154. return NO_CARD_ERR;
  155. }
  156. /* Start building CTRL0 contents */
  157. ctrl0 = priv->buswidth;
  158. /* Set up command */
  159. if (!(cmd->resp_type & MMC_RSP_CRC))
  160. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  161. if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */
  162. ctrl0 |= SSP_CTRL0_GET_RESP;
  163. if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */
  164. ctrl0 |= SSP_CTRL0_LONG_RESP;
  165. if (data && (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER))
  166. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
  167. else
  168. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
  169. /* Command index */
  170. reg = readl(&ssp_regs->hw_ssp_cmd0);
  171. reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC);
  172. reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET;
  173. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  174. reg |= SSP_CMD0_APPEND_8CYC;
  175. writel(reg, &ssp_regs->hw_ssp_cmd0);
  176. /* Command argument */
  177. writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1);
  178. /* Set up data */
  179. if (data) {
  180. /* READ or WRITE */
  181. if (data->flags & MMC_DATA_READ) {
  182. ctrl0 |= SSP_CTRL0_READ;
  183. } else if (priv->mmc_is_wp &&
  184. priv->mmc_is_wp(mmc->block_dev.dev)) {
  185. printf("MMC%d: Can not write a locked card!\n",
  186. mmc->block_dev.dev);
  187. return UNUSABLE_ERR;
  188. }
  189. ctrl0 |= SSP_CTRL0_DATA_XFER;
  190. reg = ((data->blocks - 1) <<
  191. SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) |
  192. ((ffs(data->blocksize) - 1) <<
  193. SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET);
  194. writel(reg, &ssp_regs->hw_ssp_block_size);
  195. reg = data->blocksize * data->blocks;
  196. writel(reg, &ssp_regs->hw_ssp_xfer_size);
  197. }
  198. /* Kick off the command */
  199. ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN;
  200. writel(ctrl0, &ssp_regs->hw_ssp_ctrl0);
  201. /* Wait for the command to complete */
  202. timeout = MXSMMC_MAX_TIMEOUT;
  203. while (--timeout) {
  204. udelay(1000);
  205. reg = readl(&ssp_regs->hw_ssp_status);
  206. if (!(reg & SSP_STATUS_CMD_BUSY))
  207. break;
  208. }
  209. if (!timeout) {
  210. printf("MMC%d: Command %d busy\n",
  211. mmc->block_dev.dev, cmd->cmdidx);
  212. return TIMEOUT;
  213. }
  214. /* Check command timeout */
  215. if (reg & SSP_STATUS_RESP_TIMEOUT) {
  216. printf("MMC%d: Command %d timeout (status 0x%08x)\n",
  217. mmc->block_dev.dev, cmd->cmdidx, reg);
  218. return TIMEOUT;
  219. }
  220. /* Check command errors */
  221. if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) {
  222. printf("MMC%d: Command %d error (status 0x%08x)!\n",
  223. mmc->block_dev.dev, cmd->cmdidx, reg);
  224. return COMM_ERR;
  225. }
  226. /* Copy response to response buffer */
  227. if (cmd->resp_type & MMC_RSP_136) {
  228. cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0);
  229. cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1);
  230. cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2);
  231. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3);
  232. } else
  233. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0);
  234. /* Return if no data to process */
  235. if (!data)
  236. return 0;
  237. if (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER) {
  238. ret = mxsmmc_send_cmd_pio(priv, data);
  239. if (ret) {
  240. printf("MMC%d: Data timeout with command %d "
  241. "(status 0x%08x)!\n",
  242. mmc->block_dev.dev, cmd->cmdidx, reg);
  243. return ret;
  244. }
  245. } else {
  246. ret = mxsmmc_send_cmd_dma(priv, data);
  247. if (ret) {
  248. printf("MMC%d: DMA transfer failed\n",
  249. mmc->block_dev.dev);
  250. return ret;
  251. }
  252. }
  253. /* Check data errors */
  254. reg = readl(&ssp_regs->hw_ssp_status);
  255. if (reg &
  256. (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR |
  257. SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) {
  258. printf("MMC%d: Data error with command %d (status 0x%08x)!\n",
  259. mmc->block_dev.dev, cmd->cmdidx, reg);
  260. return COMM_ERR;
  261. }
  262. return 0;
  263. }
  264. static void mxsmmc_set_ios(struct mmc *mmc)
  265. {
  266. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  267. struct mxs_ssp_regs *ssp_regs = priv->regs;
  268. /* Set the clock speed */
  269. if (mmc->clock)
  270. mx28_set_ssp_busclock(priv->id, mmc->clock / 1000);
  271. switch (mmc->bus_width) {
  272. case 1:
  273. priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
  274. break;
  275. case 4:
  276. priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
  277. break;
  278. case 8:
  279. priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
  280. break;
  281. }
  282. /* Set the bus width */
  283. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
  284. SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
  285. debug("MMC%d: Set %d bits bus width\n",
  286. mmc->block_dev.dev, mmc->bus_width);
  287. }
  288. static int mxsmmc_init(struct mmc *mmc)
  289. {
  290. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  291. struct mxs_ssp_regs *ssp_regs = priv->regs;
  292. /* Reset SSP */
  293. mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  294. /* 8 bits word length in MMC mode */
  295. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl1,
  296. SSP_CTRL1_SSP_MODE_MASK | SSP_CTRL1_WORD_LENGTH_MASK |
  297. SSP_CTRL1_DMA_ENABLE,
  298. SSP_CTRL1_SSP_MODE_SD_MMC | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS);
  299. /* Set initial bit clock 400 KHz */
  300. mx28_set_ssp_busclock(priv->id, 400);
  301. /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
  302. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
  303. udelay(200);
  304. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
  305. return 0;
  306. }
  307. int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int))
  308. {
  309. struct mxs_clkctrl_regs *clkctrl_regs =
  310. (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
  311. struct mmc *mmc = NULL;
  312. struct mxsmmc_priv *priv = NULL;
  313. int ret;
  314. mmc = malloc(sizeof(struct mmc));
  315. if (!mmc)
  316. return -ENOMEM;
  317. priv = malloc(sizeof(struct mxsmmc_priv));
  318. if (!priv) {
  319. free(mmc);
  320. return -ENOMEM;
  321. }
  322. priv->desc = mxs_dma_desc_alloc();
  323. if (!priv->desc) {
  324. free(priv);
  325. free(mmc);
  326. return -ENOMEM;
  327. }
  328. ret = mxs_dma_init_channel(id);
  329. if (ret)
  330. return ret;
  331. priv->mmc_is_wp = wp;
  332. priv->id = id;
  333. switch (id) {
  334. case 0:
  335. priv->regs = (struct mxs_ssp_regs *)MXS_SSP0_BASE;
  336. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP0;
  337. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp0;
  338. break;
  339. case 1:
  340. priv->regs = (struct mxs_ssp_regs *)MXS_SSP1_BASE;
  341. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP1;
  342. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp1;
  343. break;
  344. case 2:
  345. priv->regs = (struct mxs_ssp_regs *)MXS_SSP2_BASE;
  346. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP2;
  347. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp2;
  348. break;
  349. case 3:
  350. priv->regs = (struct mxs_ssp_regs *)MXS_SSP3_BASE;
  351. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP3;
  352. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp3;
  353. break;
  354. }
  355. sprintf(mmc->name, "MXS MMC");
  356. mmc->send_cmd = mxsmmc_send_cmd;
  357. mmc->set_ios = mxsmmc_set_ios;
  358. mmc->init = mxsmmc_init;
  359. mmc->getcd = NULL;
  360. mmc->priv = priv;
  361. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  362. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
  363. MMC_MODE_HS_52MHz | MMC_MODE_HS;
  364. /*
  365. * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
  366. * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
  367. * CLOCK_DIVIDE has to be an even value from 2 to 254, and
  368. * CLOCK_RATE could be any integer from 0 to 255.
  369. */
  370. mmc->f_min = 400000;
  371. mmc->f_max = mxc_get_clock(MXC_SSP0_CLK + id) * 1000 / 2;
  372. mmc->b_max = 0x20;
  373. mmc_register(mmc);
  374. return 0;
  375. }