immap_83xx.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086
  1. /*
  2. * MPC8349 Internal Memory Map
  3. * Copyright (c) 2004 Freescale Semiconductor.
  4. * Eran Liberty (liberty@freescale.com)
  5. *
  6. * based on:
  7. * - MPC8260 Internal Memory Map
  8. * Copyright (c) 1999 Dan Malek (dmalek@jlc.net)
  9. * - MPC85xx Internal Memory Map
  10. * Copyright(c) 2002,2003 Motorola Inc.
  11. * Xianghua Xiao (x.xiao@motorola.com)
  12. */
  13. #ifndef __IMMAP_8349__
  14. #define __IMMAP_8349__
  15. #include <asm/types.h>
  16. #include <asm/i2c.h>
  17. /*
  18. * Local Access Window.
  19. */
  20. typedef struct law8349 {
  21. u32 bar; /* LBIU local access window base address register */
  22. /* Identifies the 20 most-significant address bits of the base of local
  23. * access window n. The specified base address should be aligned to the
  24. * window size, as defined by LBLAWARn[SIZE].
  25. */
  26. #define LAWBAR_BAR 0xFFFFF000
  27. #define LAWBAR_RES ~(LAWBAR_BAR)
  28. u32 ar; /* LBIU local access window attribute register */
  29. /*
  30. * This Macro were moved into mmu.h
  31. */
  32. #if 0
  33. /* 0 The local bus local access window n is disabled. 1 The local bus
  34. * local access window n is enabled and other LBLAWAR0 and LBLAWBAR0 fields
  35. * combine to identify an address range for this window.
  36. */
  37. #define LAWAR_EN 0x80000000
  38. /* Identifies the size of the window from the starting address. Window
  39. * size is 2^(SIZE+1) bytes. 000000–001010Reserved. Window is
  40. * undefined.
  41. */
  42. #define LAWAR_SIZE 0x0000003F
  43. #define LAWAR_SIZE_4K 0x0000000B
  44. #define LAWAR_SIZE_8K 0x0000000C
  45. #define LAWAR_SIZE_16K 0x0000000D
  46. #define LAWAR_SIZE_32K 0x0000000E
  47. #define LAWAR_SIZE_64K 0x0000000F
  48. #define LAWAR_SIZE_128K 0x00000010
  49. #define LAWAR_SIZE_256K 0x00000011
  50. #define LAWAR_SIZE_512K 0x00000012
  51. #define LAWAR_SIZE_1M 0x00000013
  52. #define LAWAR_SIZE_2M 0x00000014
  53. #define LAWAR_SIZE_4M 0x00000015
  54. #define LAWAR_SIZE_8M 0x00000016
  55. #define LAWAR_SIZE_16M 0x00000017
  56. #define LAWAR_SIZE_32M 0x00000018
  57. #define LAWAR_SIZE_64M 0x00000019
  58. #define LAWAR_SIZE_128M 0x0000001A
  59. #define LAWAR_SIZE_256M 0x0000001B
  60. #define LAWAR_SIZE_512M 0x0000001C
  61. #define LAWAR_SIZE_1G 0x0000001D
  62. #define LAWAR_SIZE_2G 0x0000001E
  63. #define LAWAR_RES ~(LAWAR_EN|LAWAR_SIZE)
  64. #endif
  65. } law8349_t;
  66. /*
  67. * System configuration registers.
  68. */
  69. typedef struct sysconf8349 {
  70. u32 immrbar; /* Internal memory map base address register */
  71. u8 res0[0x04];
  72. u32 altcbar; /* Alternate configuration base address register */
  73. /* Identifies the12 most significant address bits of an alternate base
  74. * address used for boot sequencer configuration accesses.
  75. */
  76. #define ALTCBAR_BASE_ADDR 0xFFF00000
  77. #define ALTCBAR_RES ~(ALTCBAR_BASE_ADDR) /* Reserved. Write has no effect, read returns 0. */
  78. u8 res1[0x14];
  79. law8349_t lblaw[4]; /* LBIU local access window */
  80. u8 res2[0x20];
  81. law8349_t pcilaw[2]; /* PCI local access window */
  82. u8 res3[0x30];
  83. law8349_t ddrlaw[2]; /* DDR local access window */
  84. u8 res4[0x50];
  85. u32 sgprl; /* System General Purpose Register Low */
  86. u32 sgprh; /* System General Purpose Register High */
  87. u32 spridr; /* System Part and Revision ID Register */
  88. #define SPRIDR_PARTID 0xFFFF0000 /* Part Identification. */
  89. #define SPRIDR_REVID 0x0000FFFF /* Revision Identification. */
  90. u8 res5[0x04];
  91. u32 spcr; /* System Priority Configuration Register */
  92. #define SPCR_PCIHPE 0x10000000 /* PCI Highest Priority Enable. */
  93. #define SPCR_PCIPR 0x03000000 /* PCI bridge system bus request priority. */
  94. #define SPCR_TBEN 0x00400000 /* E300 PowerPC core time base unit enable. */
  95. #define SPCR_COREPR 0x00300000 /* E300 PowerPC Core system bus request priority. */
  96. #define SPCR_TSEC1DP 0x00003000 /* TSEC1 data priority. */
  97. #define SPCR_TSEC1BDP 0x00000C00 /* TSEC1 buffer descriptor priority. */
  98. #define SPCR_TSEC1EP 0x00000300 /* TSEC1 emergency priority. */
  99. #define SPCR_TSEC2DP 0x00000030 /* TSEC2 data priority. */
  100. #define SPCR_TSEC2BDP 0x0000000C /* TSEC2 buffer descriptor priority. */
  101. #define SPCR_TSEC2EP 0x00000003 /* TSEC2 emergency priority. */
  102. #define SPCR_RES ~(SPCR_PCIHPE | SPCR_PCIPR | SPCR_TBEN | SPCR_COREPR \
  103. | SPCR_TSEC1DP | SPCR_TSEC1BDP | SPCR_TSEC1EP \
  104. | SPCR_TSEC2DP | SPCR_TSEC2BDP | SPCR_TSEC2EP)
  105. u32 sicrl; /* System General Purpose Register Low */
  106. #define SICRL_LDP_A 0x80000000
  107. #define SICRL_USB0 0x40000000
  108. #define SICRL_USB1 0x20000000
  109. #define SICRL_UART 0x0C000000
  110. #define SICRL_GPIO1_A 0x02000000
  111. #define SICRL_GPIO1_B 0x01000000
  112. #define SICRL_GPIO1_C 0x00800000
  113. #define SICRL_GPIO1_D 0x00400000
  114. #define SICRL_GPIO1_E 0x00200000
  115. #define SICRL_GPIO1_F 0x00180000
  116. #define SICRL_GPIO1_G 0x00040000
  117. #define SICRL_GPIO1_H 0x00020000
  118. #define SICRL_GPIO1_I 0x00010000
  119. #define SICRL_GPIO1_J 0x00008000
  120. #define SICRL_GPIO1_K 0x00004000
  121. #define SICRL_GPIO1_L 0x00003000
  122. #define SICRL_RES ~(SICRL_LDP_A | SICRL_USB0 | SICRL_USB1 | SICRL_UART \
  123. | SICRL_GPIO1_A | SICRL_GPIO1_B | SICRL_GPIO1_C \
  124. | SICRL_GPIO1_D | SICRL_GPIO1_E | SICRL_GPIO1_F \
  125. | SICRL_GPIO1_G | SICRL_GPIO1_H | SICRL_GPIO1_I \
  126. | SICRL_GPIO1_J | SICRL_GPIO1_K | SICRL_GPIO1_L )
  127. u32 sicrh; /* System General Purpose Register High */
  128. #define SICRH_DDR 0x80000000
  129. #define SICRH_TSEC1_A 0x10000000
  130. #define SICRH_TSEC1_B 0x08000000
  131. #define SICRH_TSEC1_C 0x04000000
  132. #define SICRH_TSEC1_D 0x02000000
  133. #define SICRH_TSEC1_E 0x01000000
  134. #define SICRH_TSEC1_F 0x00800000
  135. #define SICRH_TSEC2_A 0x00400000
  136. #define SICRH_TSEC2_B 0x00200000
  137. #define SICRH_TSEC2_C 0x00100000
  138. #define SICRH_TSEC2_D 0x00080000
  139. #define SICRH_TSEC2_E 0x00040000
  140. #define SICRH_TSEC2_F 0x00020000
  141. #define SICRH_TSEC2_G 0x00010000
  142. #define SICRH_TSEC2_H 0x00008000
  143. #define SICRH_GPIO2_A 0x00004000
  144. #define SICRH_GPIO2_B 0x00002000
  145. #define SICRH_GPIO2_C 0x00001000
  146. #define SICRH_GPIO2_D 0x00000800
  147. #define SICRH_GPIO2_E 0x00000400
  148. #define SICRH_GPIO2_F 0x00000200
  149. #define SICRH_GPIO2_G 0x00000180
  150. #define SICRH_GPIO2_H 0x00000060
  151. #define SICRH_TSOBI1 0x00000002
  152. #define SICRH_TSOBI2 0x00000001
  153. #define SICRh_RES ~( SICRH_DDR | SICRH_TSEC1_A | SICRH_TSEC1_B \
  154. | SICRH_TSEC1_C | SICRH_TSEC1_D | SICRH_TSEC1_E \
  155. | SICRH_TSEC1_F | SICRH_TSEC2_A | SICRH_TSEC2_B \
  156. | SICRH_TSEC2_C | SICRH_TSEC2_D | SICRH_TSEC2_E \
  157. | SICRH_TSEC2_F | SICRH_TSEC2_G | SICRH_TSEC2_H \
  158. | SICRH_GPIO2_A | SICRH_GPIO2_B | SICRH_GPIO2_C \
  159. | SICRH_GPIO2_D | SICRH_GPIO2_E | SICRH_GPIO2_F \
  160. | SICRH_GPIO2_G | SICRH_GPIO2_H | SICRH_TSOBI1 \
  161. | SICRH_TSOBI2)
  162. u8 res6[0xE4];
  163. } sysconf8349_t;
  164. /*
  165. * Watch Dog Timer (WDT) Registers
  166. */
  167. typedef struct wdt8349 {
  168. u8 res0[4];
  169. u32 swcrr; /* System watchdog control register */
  170. u32 swcnr; /* System watchdog count register */
  171. #define SWCNR_SWCN 0x0000FFFF Software Watchdog Count Field.
  172. #define SWCNR_RES ~(SWCNR_SWCN)
  173. u8 res1[2];
  174. u16 swsrr; /* System watchdog service register */
  175. u8 res2[0xF0];
  176. } wdt8349_t;
  177. /*
  178. * RTC/PIT Module Registers
  179. */
  180. typedef struct rtclk8349 {
  181. u32 cnr; /* control register */
  182. #define CNR_CLEN 0x00000080 /* Clock Enable Control Bit */
  183. #define CNR_CLIN 0x00000040 /* Input Clock Control Bit */
  184. #define CNR_AIM 0x00000002 /* Alarm Interrupt Mask Bit */
  185. #define CNR_SIM 0x00000001 /* Second Interrupt Mask Bit */
  186. #define CNR_RES ~(CNR_CLEN | CNR_CLIN | CNR_AIM | CNR_SIM)
  187. u32 ldr; /* load register */
  188. u32 psr; /* prescale register */
  189. u32 ctr; /* register */
  190. u32 evr; /* event register */
  191. #define RTEVR_SIF 0x00000001 /* Second Interrupt Flag Bit */
  192. #define RTEVR_AIF 0x00000002 /* Alarm Interrupt Flag Bit */
  193. #define RTEVR_RES ~(EVR_SIF | EVR_AIF)
  194. u32 alr; /* alarm register */
  195. u8 res0[0xE8];
  196. } rtclk8349_t;
  197. /*
  198. * Global timper module
  199. */
  200. typedef struct gtm8349 {
  201. u8 cfr1; /* Timer1/2 Configuration */
  202. #define CFR1_PCAS 0x80 /* Pair Cascade mode */
  203. #define CFR1_BCM 0x40 /* Backward compatible mode */
  204. #define CFR1_STP2 0x20 /* Stop timer */
  205. #define CFR1_RST2 0x10 /* Reset timer */
  206. #define CFR1_GM2 0x08 /* Gate mode for pin 2 */
  207. #define CFR1_GM1 0x04 /* Gate mode for pin 1 */
  208. #define CFR1_STP1 0x02 /* Stop timer */
  209. #define CFR1_RST1 0x01 /* Reset timer */
  210. u8 res0[3];
  211. u8 cfr2; /* Timer3/4 Configuration */
  212. #define CFR2_PCAS 0x80 /* Pair Cascade mode */
  213. #define CFR2_SCAS 0x40 /* Super Cascade mode */
  214. #define CFR2_STP4 0x20 /* Stop timer */
  215. #define CFR2_RST4 0x10 /* Reset timer */
  216. #define CFR2_GM4 0x08 /* Gate mode for pin 4 */
  217. #define CFR2_GM3 0x04 /* Gate mode for pin 3 */
  218. #define CFR2_STP3 0x02 /* Stop timer */
  219. #define CFR2_RST3 0x01 /* Reset timer */
  220. u8 res1[10];
  221. u16 mdr1; /* Timer1 Mode Register */
  222. #define MDR_SPS 0xff00 /* Secondary Prescaler value */
  223. #define MDR_CE 0x00c0 /* Capture edge and enable interrupt */
  224. #define MDR_OM 0x0020 /* Output mode */
  225. #define MDR_ORI 0x0010 /* Output reference interrupt enable */
  226. #define MDR_FRR 0x0008 /* Free run/restart */
  227. #define MDR_ICLK 0x0006 /* Input clock source for the timer */
  228. #define MDR_GE 0x0001 /* Gate enable */
  229. u16 mdr2; /* Timer2 Mode Register */
  230. u16 rfr1; /* Timer1 Reference Register */
  231. u16 rfr2; /* Timer2 Reference Register */
  232. u16 cpr1; /* Timer1 Capture Register */
  233. u16 cpr2; /* Timer2 Capture Register */
  234. u16 cnr1; /* Timer1 Counter Register */
  235. u16 cnr2; /* Timer2 Counter Register */
  236. u16 mdr3; /* Timer3 Mode Register */
  237. u16 mdr4; /* Timer4 Mode Register */
  238. u16 rfr3; /* Timer3 Reference Register */
  239. u16 rfr4; /* Timer4 Reference Register */
  240. u16 cpr3; /* Timer3 Capture Register */
  241. u16 cpr4; /* Timer4 Capture Register */
  242. u16 cnr3; /* Timer3 Counter Register */
  243. u16 cnr4; /* Timer4 Counter Register */
  244. u16 evr1; /* Timer1 Event Register */
  245. u16 evr2; /* Timer2 Event Register */
  246. u16 evr3; /* Timer3 Event Register */
  247. u16 evr4; /* Timer4 Event Register */
  248. #define GTEVR_REF 0x0002 /* Output reference event */
  249. #define GTEVR_CAP 0x0001 /* Counter Capture event */
  250. #define GTEVR_RES ~(EVR_CAP|EVR_REF)
  251. u16 psr1; /* Timer1 Prescaler Register */
  252. u16 psr2; /* Timer2 Prescaler Register */
  253. u16 psr3; /* Timer3 Prescaler Register */
  254. u16 psr4; /* Timer4 Prescaler Register */
  255. u8 res[0xC0];
  256. } gtm8349_t;
  257. /*
  258. * Integrated Programmable Interrupt Controller
  259. */
  260. typedef struct ipic8349 {
  261. u32 sicfr; /* System Global Interrupt Configuration Register (SICFR) */
  262. #define SICFR_HPI 0x7f000000 /* Highest Priority Interrupt */
  263. #define SICFR_MPSB 0x00400000 /* Mixed interrupts Priority Scheme for group B */
  264. #define SICFR_MPSA 0x00200000 /* Mixed interrupts Priority Scheme for group A */
  265. #define SICFR_IPSD 0x00080000 /* Internal interrupts Priority Scheme for group D */
  266. #define SICFR_IPSA 0x00010000 /* Internal interrupts Priority Scheme for group A */
  267. #define SICFR_HPIT 0x00000300 /* HPI priority position IPIC output interrupt Type */
  268. #define SICFR_RES ~(SICFR_HPI|SICFR_MPSB|SICFR_MPSA|SICFR_IPSD|SICFR_IPSA|SICFR_HPIT)
  269. u32 sivcr; /* System Global Interrupt Vector Register (SIVCR) */
  270. #define SICVR_IVECX 0xfc000000 /* Interrupt vector (for CE compatibility purpose only not used in 8349 IPIC implementation) */
  271. #define SICVR_IVEC 0x0000007f /* Interrupt vector */
  272. #define SICVR_RES ~(SICVR_IVECX|SICVR_IVEC)
  273. u32 sipnr_h; /* System Internal Interrupt Pending Register - High (SIPNR_H) */
  274. #define SIIH_TSEC1TX 0x80000000 /* TSEC1 Tx interrupt */
  275. #define SIIH_TSEC1RX 0x40000000 /* TSEC1 Rx interrupt */
  276. #define SIIH_TSEC1ER 0x20000000 /* TSEC1 Eror interrupt */
  277. #define SIIH_TSEC2TX 0x10000000 /* TSEC2 Tx interrupt */
  278. #define SIIH_TSEC2RX 0x08000000 /* TSEC2 Rx interrupt */
  279. #define SIIH_TSEC2ER 0x04000000 /* TSEC2 Eror interrupt */
  280. #define SIIH_USB2DR 0x02000000 /* USB2 DR interrupt */
  281. #define SIIH_USB2MPH 0x01000000 /* USB2 MPH interrupt */
  282. #define SIIH_UART1 0x00000080 /* UART1 interrupt */
  283. #define SIIH_UART2 0x00000040 /* UART2 interrupt */
  284. #define SIIH_SEC 0x00000020 /* SEC interrupt */
  285. #define SIIH_I2C1 0x00000004 /* I2C1 interrupt */
  286. #define SIIH_I2C2 0x00000002 /* I2C1 interrupt */
  287. #define SIIH_SPI 0x00000001 /* SPI interrupt */
  288. #define SIIH_RES ~(SIIH_TSEC1TX | SIIH_TSEC1RX | SIIH_TSEC1ER \
  289. | SIIH_TSEC2TX | SIIH_TSEC2RX | SIIH_TSEC2ER \
  290. | SIIH_USB2DR | SIIH_USB2MPH | SIIH_UART1 \
  291. | SIIH_UART2 | SIIH_SEC | SIIH_I2C1 \
  292. | SIIH_I2C2 | SIIH_SPI)
  293. u32 sipnr_l; /* System Internal Interrupt Pending Register - Low (SIPNR_L) */
  294. #define SIIL_RTCS 0x80000000 /* RTC SECOND interrupt */
  295. #define SIIL_PIT 0x40000000 /* PIT interrupt */
  296. #define SIIL_PCI1 0x20000000 /* PCI1 interrupt */
  297. #define SIIL_PCI2 0x10000000 /* PCI2 interrupt */
  298. #define SIIL_RTCA 0x08000000 /* RTC ALARM interrupt */
  299. #define SIIL_MU 0x04000000 /* Message Unit interrupt */
  300. #define SIIL_SBA 0x02000000 /* System Bus Arbiter interrupt */
  301. #define SIIL_DMA 0x01000000 /* DMA interrupt */
  302. #define SIIL_GTM4 0x00800000 /* GTM4 interrupt */
  303. #define SIIL_GTM8 0x00400000 /* GTM8 interrupt */
  304. #define SIIL_GPIO1 0x00200000 /* GPIO1 interrupt */
  305. #define SIIL_GPIO2 0x00100000 /* GPIO2 interrupt */
  306. #define SIIL_DDR 0x00080000 /* DDR interrupt */
  307. #define SIIL_LBC 0x00040000 /* LBC interrupt */
  308. #define SIIL_GTM2 0x00020000 /* GTM2 interrupt */
  309. #define SIIL_GTM6 0x00010000 /* GTM6 interrupt */
  310. #define SIIL_PMC 0x00008000 /* PMC interrupt */
  311. #define SIIL_GTM3 0x00000800 /* GTM3 interrupt */
  312. #define SIIL_GTM7 0x00000400 /* GTM7 interrupt */
  313. #define SIIL_GTM1 0x00000020 /* GTM1 interrupt */
  314. #define SIIL_GTM5 0x00000010 /* GTM5 interrupt */
  315. #define SIIL_DPTC 0x00000001 /* DPTC interrupt (!!! Invisible for user !!!) */
  316. #define SIIL_RES ~(SIIL_RTCS | SIIL_PIT | SIIL_PCI1 | SIIL_PCI2 \
  317. | SIIL_RTCA | SIIL_MU | SIIL_SBA | SIIL_DMA \
  318. | SIIL_GTM4 | SIIL_GTM8 | SIIL_GPIO1 | SIIL_GPIO2 \
  319. | SIIL_DDR | SIIL_LBC | SIIL_GTM2 | SIIL_GTM6 \
  320. | SIIL_PMC |SIIL_GTM3 | SIIL_GTM7 | SIIL_GTM1 \
  321. | SIIL_GTM5 |SIIL_DPTC )
  322. u32 siprr_a; /* System Internal Interrupt Group A Priority Register (PRR) */
  323. u8 res0[8];
  324. u32 siprr_d; /* System Internal Interrupt Group D Priority Register (PRR) */
  325. u32 simsr_h; /* System Internal Interrupt Mask Register - High (SIIH) */
  326. u32 simsr_l; /* System Internal Interrupt Mask Register - Low (SIIL) */
  327. u8 res1[4];
  328. u32 sepnr; /* System External Interrupt Pending Register (SEI) */
  329. u32 smprr_a; /* System Mixed Interrupt Group A Priority Register (PRR) */
  330. u32 smprr_b; /* System Mixed Interrupt Group B Priority Register (PRR) */
  331. #define PRR_0 0xe0000000 /* Priority Register, Position 0 programming */
  332. #define PRR_1 0x1c000000 /* Priority Register, Position 1 programming */
  333. #define PRR_2 0x03800000 /* Priority Register, Position 2 programming */
  334. #define PRR_3 0x00700000 /* Priority Register, Position 3 programming */
  335. #define PRR_4 0x0000e000 /* Priority Register, Position 4 programming */
  336. #define PRR_5 0x00001c00 /* Priority Register, Position 5 programming */
  337. #define PRR_6 0x00000380 /* Priority Register, Position 6 programming */
  338. #define PRR_7 0x00000070 /* Priority Register, Position 7 programming */
  339. #define PRR_RES ~(PRR_0|PRR_1|PRR_2|PRR_3|PRR_4|PRR_5|PRR_6|PRR_7)
  340. u32 semsr; /* System External Interrupt Mask Register (SEI) */
  341. #define SEI_IRQ0 0x80000000 /* IRQ0 external interrupt */
  342. #define SEI_IRQ1 0x40000000 /* IRQ1 external interrupt */
  343. #define SEI_IRQ2 0x20000000 /* IRQ2 external interrupt */
  344. #define SEI_IRQ3 0x10000000 /* IRQ3 external interrupt */
  345. #define SEI_IRQ4 0x08000000 /* IRQ4 external interrupt */
  346. #define SEI_IRQ5 0x04000000 /* IRQ5 external interrupt */
  347. #define SEI_IRQ6 0x02000000 /* IRQ6 external interrupt */
  348. #define SEI_IRQ7 0x01000000 /* IRQ7 external interrupt */
  349. #define SEI_SIRQ0 0x00008000 /* SIRQ0 external interrupt */
  350. #define SEI_RES ~( SEI_IRQ0 | SEI_IRQ1 | SEI_IRQ2 | SEI_IRQ3 \
  351. | SEI_IRQ4 | SEI_IRQ5 | SEI_IRQ6 | SEI_IRQ7 \
  352. | SEI_SIRQ0)
  353. u32 secnr; /* System External Interrupt Control Register (SECNR) */
  354. #define SECNR_MIXB0T 0xc0000000 /* MIXB0 priority position IPIC output interrupt type */
  355. #define SECNR_MIXB1T 0x30000000 /* MIXB1 priority position IPIC output interrupt type */
  356. #define SECNR_MIXA0T 0x00c00000 /* MIXA0 priority position IPIC output interrupt type */
  357. #define SECNR_SYSA1T 0x00300000 /* MIXA1 priority position IPIC output interrupt type */
  358. #define SECNR_EDI0 0x00008000 /* IRQ0 external interrupt edge/level detect */
  359. #define SECNR_EDI1 0x00004000 /* IRQ1 external interrupt edge/level detect */
  360. #define SECNR_EDI2 0x00002000 /* IRQ2 external interrupt edge/level detect */
  361. #define SECNR_EDI3 0x00001000 /* IRQ3 external interrupt edge/level detect */
  362. #define SECNR_EDI4 0x00000800 /* IRQ4 external interrupt edge/level detect */
  363. #define SECNR_EDI5 0x00000400 /* IRQ5 external interrupt edge/level detect */
  364. #define SECNR_EDI6 0x00000200 /* IRQ6 external interrupt edge/level detect */
  365. #define SECNR_EDI7 0x00000100 /* IRQ7 external interrupt edge/level detect */
  366. #define SECNR_RES ~( SECNR_MIXB0T | SECNR_MIXB1T | SECNR_MIXA0T \
  367. | SECNR_SYSA1T | SECNR_EDI0 | SECNR_EDI1 \
  368. | SECNR_EDI2 | SECNR_EDI3 | SECNR_EDI4 \
  369. | SECNR_EDI5 | SECNR_EDI6 | SECNR_EDI7)
  370. u32 sersr; /* System Error Status Register (SERR) */
  371. u32 sermr; /* System Error Mask Register (SERR) */
  372. #define SERR_IRQ0 0x80000000 /* IRQ0 MCP request */
  373. #define SERR_WDT 0x40000000 /* WDT MCP request */
  374. #define SERR_SBA 0x20000000 /* SBA MCP request */
  375. #define SERR_DDR 0x10000000 /* DDR MCP request */
  376. #define SERR_LBC 0x08000000 /* LBC MCP request */
  377. #define SERR_PCI1 0x04000000 /* PCI1 MCP request */
  378. #define SERR_PCI2 0x02000000 /* PCI2 MCP request */
  379. #define SERR_MU 0x01000000 /* MU MCP request */
  380. #define SERR_RNC 0x00010000 /* MU MCP request (!!! Non-visible for users !!!) */
  381. #define SERR_RES ~( SERR_IRQ0 | SERR_WDT | SERR_SBA | SERR_DDR \
  382. |SERR_LBC | SERR_PCI1 | SERR_PCI2 | SERR_MU \
  383. |SERR_RNC )
  384. u32 sercr; /* System Error Control Register (SERCR) */
  385. #define SERCR_MCPR 0x00000001 /* MCP Route */
  386. #define SERCR_RES ~(SERCR_MCPR)
  387. u8 res2[4];
  388. u32 sifcr_h; /* System Internal Interrupt Force Register - High (SIIH) */
  389. u32 sifcr_l; /* System Internal Interrupt Force Register - Low (SIIL) */
  390. u32 sefcr; /* System External Interrupt Force Register (SEI) */
  391. u32 serfr; /* System Error Force Register (SERR) */
  392. u8 res3[0xA0];
  393. } ipic8349_t;
  394. /*
  395. * System Arbiter Registers
  396. */
  397. typedef struct arbiter8349 {
  398. u32 acr; /* Arbiter Configuration Register */
  399. #define ACR_COREDIS 0x10000000 /* Core disable. */
  400. #define ACR_PIPE_DEP 0x00070000 /* Pipeline depth (number of outstanding transactions). */
  401. #define ACR_PCI_RPTCNT 0x00007000 /* PCI repeat count. */
  402. #define ACR_RPTCNT 0x00000700 /* Repeat count. */
  403. #define ACR_APARK 0x00000030 /* Address parking. */
  404. #define ACR_PARKM 0x0000000F /* Parking master. */
  405. #define ACR_RES ~(ACR_COREDIS|ACR_PIPE_DEP|ACR_PCI_RPTCNT|ACR_RPTCNT|ACR_APARK|ACR_PARKM)
  406. u32 atr; /* Arbiter Timers Register */
  407. #define ATR_DTO 0x00FF0000 /* Data time out. */
  408. #define ATR_ATO 0x000000FF /* Address time out. */
  409. #define ATR_RES ~(ATR_DTO|ATR_ATO)
  410. u8 res[4];
  411. u32 aer; /* Arbiter Event Register (AE)*/
  412. u32 aidr; /* Arbiter Interrupt Definition Register (AE) */
  413. u32 amr; /* Arbiter Mask Register (AE) */
  414. u32 aeatr; /* Arbiter Event Attributes Register */
  415. #define AEATR_EVENT 0x07000000 /* Event type. */
  416. #define AEATR_MSTR_ID 0x001F0000 /* Master Id. */
  417. #define AEATR_TBST 0x00000800 /* Transfer burst. */
  418. #define AEATR_TSIZE 0x00000700 /* Transfer Size. */
  419. #define AEATR_TTYPE 0x0000001F /* Transfer Type. */
  420. #define AEATR_RES ~(AEATR_EVENT|AEATR_MSTR_ID|AEATR_TBST|AEATR_TSIZE|AEATR_TTYPE)
  421. u32 aeadr; /* Arbiter Event Address Register */
  422. u32 aerr; /* Arbiter Event Response Register (AE)*/
  423. #define AE_ETEA 0x00000020 /* Transfer error. */
  424. #define AE_RES_ 0x00000010 /* Reserved transfer type. */
  425. #define AE_ECW 0x00000008 /* External control word transfer type. */
  426. #define AE_AO 0x00000004 /* Address Only transfer type. */
  427. #define AE_DTO 0x00000002 /* Data time out. */
  428. #define AE_ATO 0x00000001 /* Address time out. */
  429. #define AE_RSRV ~(AE_ETEA|AE_RES_|AE_ECW|AE_AO|AE_DTO|AE_ATO)
  430. u8 res1[0xDC];
  431. } arbiter8349_t;
  432. /*
  433. * Reset Module
  434. */
  435. typedef struct reset8349 {
  436. u32 rcwl; /* RCWL Register */
  437. #define RCWL_LBIUCM 0x80000000 /* LBIUCM */
  438. #define RCWL_LBIUCM_SHIFT 31
  439. #define RCWL_DDRCM 0x40000000 /* DDRCM */
  440. #define RCWL_DDRCM_SHIFT 30
  441. #define RCWL_SVCOD 0x30000000 /* SVCOD */
  442. #define RCWL_SPMF 0x0f000000 /* SPMF */
  443. #define RCWL_SPMF_SHIFT 24
  444. #define RCWL_COREPLL 0x007F0000 /* COREPLL */
  445. #define RCWL_COREPLL_SHIFT 16
  446. #define RCWL_CEVCOD 0x000000C0 /* CEVCOD */
  447. #define RCWL_CEPDF 0x00000020 /* CEPDF */
  448. #define RCWL_CEPMF 0x0000001F /* CEPMF */
  449. #define RCWL_RES ~(RCWL_BIUCM|RCWL_DDRCM|RCWL_SVCOD|RCWL_SPMF|RCWL_COREPLL|RCWL_CEVCOD|RCWL_CEPDF|RCWL_CEPMF)
  450. u32 rcwh; /* RCHL Register */
  451. #define RCWH_PCIHOST 0x80000000 /* PCIHOST */
  452. #define RCWH_PCIHOST_SHIFT 31
  453. #define RCWH_PCI64 0x40000000 /* PCI64 */
  454. #define RCWH_PCI1ARB 0x20000000 /* PCI1ARB */
  455. #define RCWH_PCI2ARB 0x10000000 /* PCI2ARB */
  456. #define RCWH_COREDIS 0x08000000 /* COREDIS */
  457. #define RCWH_BMS 0x04000000 /* BMS */
  458. #define RCWH_BOOTSEQ 0x03000000 /* BOOTSEQ */
  459. #define RCWH_SWEN 0x00800000 /* SWEN */
  460. #define RCWH_ROMLOC 0x00700000 /* ROMLOC */
  461. #define RCWH_TSEC1M 0x0000c000 /* TSEC1M */
  462. #define RCWH_TSEC2M 0x00003000 /* TSEC2M */
  463. #define RCWH_TPR 0x00000100 /* TPR */
  464. #define RCWH_TLE 0x00000008 /* TLE */
  465. #define RCWH_LALE 0x00000004 /* LALE */
  466. #define RCWH_RES ~(RCWH_PCIHOST | RCWH_PCI64 | RCWH_PCI1ARB \
  467. | RCWH_PCI2ARB | RCWH_COREDIS | RCWH_BMS \
  468. | RCWH_BOOTSEQ | RCWH_SWEN | RCWH_ROMLOC \
  469. | RCWH_TSEC1M | RCWH_TSEC2M | RCWH_TPR \
  470. | RCWH_TLE | RCWH_LALE)
  471. u8 res0[8];
  472. u32 rsr; /* Reset status Register */
  473. #define RSR_RSTSRC 0xE0000000 /* Reset source */
  474. #define RSR_RSTSRC_SHIFT 29
  475. #define RSR_BSF 0x00010000 /* Boot seq. fail */
  476. #define RSR_BSF_SHIFT 16
  477. #define RSR_SWSR 0x00002000 /* software soft reset */
  478. #define RSR_SWSR_SHIFT 13
  479. #define RSR_SWHR 0x00001000 /* software hard reset */
  480. #define RSR_SWHR_SHIFT 12
  481. #define RSR_JHRS 0x00000200 /* jtag hreset */
  482. #define RSR_JHRS_SHIFT 9
  483. #define RSR_JSRS 0x00000100 /* jtag sreset status */
  484. #define RSR_JSRS_SHIFT 8
  485. #define RSR_CSHR 0x00000010 /* checkstop reset status */
  486. #define RSR_CSHR_SHIFT 4
  487. #define RSR_SWRS 0x00000008 /* software watchdog reset status */
  488. #define RSR_SWRS_SHIFT 3
  489. #define RSR_BMRS 0x00000004 /* bus monitop reset status */
  490. #define RSR_BMRS_SHIFT 2
  491. #define RSR_SRS 0x00000002 /* soft reset status */
  492. #define RSR_SRS_SHIFT 1
  493. #define RSR_HRS 0x00000001 /* hard reset status */
  494. #define RSR_HRS_SHIFT 0
  495. #define RSR_RES ~(RSR_RSTSRC | RSR_BSF | RSR_SWSR | RSR_SWHR | RSR_JHRS | RSR_JSRS | RSR_CSHR | RSR_SWRS | RSR_BMRS | RSR_SRS | RSR_HRS)
  496. u32 rmr; /* Reset mode Register */
  497. #define RMR_CSRE 0x00000001 /* checkstop reset enable */
  498. #define RMR_CSRE_SHIFT 0
  499. #define RMR_RES ~(RMR_CSRE)
  500. u32 rpr; /* Reset protection Register */
  501. u32 rcr; /* Reset Control Register */
  502. #define RCR_SWHR 0x00000002 /* software hard reset */
  503. #define RCR_SWSR 0x00000001 /* software soft reset */
  504. #define RCR_RES ~(RCR_SWHR | RCR_SWSR)
  505. u32 rcer; /* Reset Control Enable Register */
  506. #define RCER_CRE 0x00000001 /* software hard reset */
  507. #define RCER_RES ~(RCER_CRE)
  508. u8 res1[0xDC];
  509. } reset8349_t;
  510. typedef struct clk8349 {
  511. u32 spmr; /* system PLL mode Register */
  512. #define SPMR_LBIUCM 0x80000000 /* LBIUCM */
  513. #define SPMR_DDRCM 0x40000000 /* DDRCM */
  514. #define SPMR_SVCOD 0x30000000 /* SVCOD */
  515. #define SPMR_SPMF 0x0F000000 /* SPMF */
  516. #define SPMR_CKID 0x00800000 /* CKID */
  517. #define SPMR_CKID_SHIFT 23
  518. #define SPMR_COREPLL 0x007F0000 /* COREPLL */
  519. #define SPMR_CEVCOD 0x000000C0 /* CEVCOD */
  520. #define SPMR_CEPDF 0x00000020 /* CEPDF */
  521. #define SPMR_CEPMF 0x0000001F /* CEPMF */
  522. #define SPMR_RES ~(SPMR_LBIUCM | SPMR_DDRCM | SPMR_SVCOD \
  523. | SPMR_SPMF | SPMR_CKID | SPMR_COREPLL \
  524. | SPMR_CEVCOD | SPMR_CEPDF | SPMR_CEPMF)
  525. u32 occr; /* output clock control Register */
  526. #define OCCR_PCICOE0 0x80000000 /* PCICOE0 */
  527. #define OCCR_PCICOE1 0x40000000 /* PCICOE1 */
  528. #define OCCR_PCICOE2 0x20000000 /* PCICOE2 */
  529. #define OCCR_PCICOE3 0x10000000 /* PCICOE3 */
  530. #define OCCR_PCICOE4 0x08000000 /* PCICOE4 */
  531. #define OCCR_PCICOE5 0x04000000 /* PCICOE5 */
  532. #define OCCR_PCICOE6 0x02000000 /* PCICOE6 */
  533. #define OCCR_PCICOE7 0x01000000 /* PCICOE7 */
  534. #define OCCR_PCICD0 0x00800000 /* PCICD0 */
  535. #define OCCR_PCICD1 0x00400000 /* PCICD1 */
  536. #define OCCR_PCICD2 0x00200000 /* PCICD2 */
  537. #define OCCR_PCICD3 0x00100000 /* PCICD3 */
  538. #define OCCR_PCICD4 0x00080000 /* PCICD4 */
  539. #define OCCR_PCICD5 0x00040000 /* PCICD5 */
  540. #define OCCR_PCICD6 0x00020000 /* PCICD6 */
  541. #define OCCR_PCICD7 0x00010000 /* PCICD7 */
  542. #define OCCR_PCI1CR 0x00000002 /* PCI1CR */
  543. #define OCCR_PCI2CR 0x00000001 /* PCI2CR */
  544. #define OCCR_RES ~(OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2 \
  545. | OCCR_PCICOE3 | OCCR_PCICOE4 | OCCR_PCICOE5 \
  546. | OCCR_PCICOE6 | OCCR_PCICOE7 | OCCR_PCICD0 \
  547. | OCCR_PCICD1 | OCCR_PCICD2 | OCCR_PCICD3 \
  548. | OCCR_PCICD4 | OCCR_PCICD5 | OCCR_PCICD6 \
  549. | OCCR_PCICD7 | OCCR_PCI1CR | OCCR_PCI2CR )
  550. u32 sccr; /* system clock control Register */
  551. #define SCCR_TSEC1CM 0xc0000000 /* TSEC1CM */
  552. #define SCCR_TSEC1CM_SHIFT 30
  553. #define SCCR_TSEC2CM 0x30000000 /* TSEC2CM */
  554. #define SCCR_TSEC2CM_SHIFT 28
  555. #define SCCR_ENCCM 0x03000000 /* ENCCM */
  556. #define SCCR_ENCCM_SHIFT 24
  557. #define SCCR_USBMPHCM 0x00c00000 /* USBMPHCM */
  558. #define SCCR_USBMPHCM_SHIFT 22
  559. #define SCCR_USBDRCM 0x00300000 /* USBDRCM */
  560. #define SCCR_USBDRCM_SHIFT 20
  561. #define SCCR_PCICM 0x00010000 /* PCICM */
  562. #define SCCR_RES ~( SCCR_TSEC1CM | SCCR_TSEC2CM | SCCR_ENCCM \
  563. | SCCR_USBMPHCM | SCCR_USBDRCM | SCCR_PCICM)
  564. u8 res0[0xF4];
  565. } clk8349_t;
  566. /*
  567. * Power Management Control Module
  568. */
  569. typedef struct pmc8349 {
  570. u32 pmccr; /* PMC Configuration Register */
  571. #define PMCCR_SLPEN 0x00000001 /* System Low Power Enable */
  572. #define PMCCR_DLPEN 0x00000002 /* DDR SDRAM Low Power Enable */
  573. #define PMCCR_RES ~(PMCCR_SLPEN | PMCCR_DLPEN)
  574. u32 pmcer; /* PMC Event Register */
  575. #define PMCER_PMCI 0x00000001 /* PMC Interrupt */
  576. #define PMCER_RES ~(PMCER_PMCI)
  577. u32 pmcmr; /* PMC Mask Register */
  578. #define PMCMR_PMCIE 0x0001 /* PMC Interrupt Enable */
  579. #define PMCMR_RES ~(PMCMR_PMCIE)
  580. u8 res0[0xF4];
  581. } pmc8349_t;
  582. /*
  583. * general purpose I/O module
  584. */
  585. typedef struct gpio8349 {
  586. u32 dir; /* direction register */
  587. u32 odr; /* open drain register */
  588. u32 dat; /* data register */
  589. u32 ier; /* interrupt event register */
  590. u32 imr; /* interrupt mask register */
  591. u32 icr; /* external interrupt control register */
  592. u8 res0[0xE8];
  593. } gpio8349_t;
  594. /*
  595. * DDR Memory Controller Memory Map
  596. */
  597. typedef struct ddr_cs_bnds{
  598. u32 csbnds;
  599. #define CSBNDS_SA 0x00FF0000
  600. #define CSBNDS_SA_SHIFT 8
  601. #define CSBNDS_EA 0x000000FF
  602. #define CSBNDS_EA_SHIFT 24
  603. u8 res0[4];
  604. } ddr_cs_bnds_t;
  605. typedef struct ddr8349{
  606. ddr_cs_bnds_t csbnds[4]; /**< Chip Select x Memory Bounds */
  607. u8 res0[0x60];
  608. u32 cs_config[4]; /**< Chip Select x Configuration */
  609. #define CSCONFIG_EN 0x80000000
  610. #define CSCONFIG_AP 0x00800000
  611. #define CSCONFIG_ROW_BIT 0x00000700
  612. #define CSCONFIG_ROW_BIT_12 0x00000000
  613. #define CSCONFIG_ROW_BIT_13 0x00000100
  614. #define CSCONFIG_ROW_BIT_14 0x00000200
  615. #define CSCONFIG_COL_BIT 0x00000007
  616. #define CSCONFIG_COL_BIT_8 0x00000000
  617. #define CSCONFIG_COL_BIT_9 0x00000001
  618. #define CSCONFIG_COL_BIT_10 0x00000002
  619. #define CSCONFIG_COL_BIT_11 0x00000003
  620. u8 res1[0x78];
  621. u32 timing_cfg_1; /**< SDRAM Timing Configuration 1 */
  622. #define TIMING_CFG1_PRETOACT 0x70000000
  623. #define TIMING_CFG1_PRETOACT_SHIFT 28
  624. #define TIMING_CFG1_ACTTOPRE 0x0F000000
  625. #define TIMING_CFG1_ACTTOPRE_SHIFT 24
  626. #define TIMING_CFG1_ACTTORW 0x00700000
  627. #define TIMING_CFG1_ACTTORW_SHIFT 20
  628. #define TIMING_CFG1_CASLAT 0x00070000
  629. #define TIMING_CFG1_CASLAT_SHIFT 16
  630. #define TIMING_CFG1_REFREC 0x0000F000
  631. #define TIMING_CFG1_REFREC_SHIFT 12
  632. #define TIMING_CFG1_WRREC 0x00000700
  633. #define TIMING_CFG1_WRREC_SHIFT 8
  634. #define TIMING_CFG1_ACTTOACT 0x00000070
  635. #define TIMING_CFG1_ACTTOACT_SHIFT 4
  636. #define TIMING_CFG1_WRTORD 0x00000007
  637. #define TIMING_CFG1_WRTORD_SHIFT 0
  638. #define TIMING_CFG1_CASLAT_20 0x00030000 /* CAS latency = 2.0 */
  639. #define TIMING_CFG1_CASLAT_25 0x00040000 /* CAS latency = 2.5 */
  640. u32 timing_cfg_2; /**< SDRAM Timing Configuration 2 */
  641. #define TIMING_CFG2_CPO 0x0F000000
  642. #define TIMING_CFG2_CPO_SHIFT 24
  643. #define TIMING_CFG2_ACSM 0x00080000
  644. #define TIMING_CFG2_WR_DATA_DELAY 0x00001C00
  645. #define TIMING_CFG2_WR_DATA_DELAY_SHIFT 10
  646. #define TIMING_CFG2_CPO_DEF 0x00000000 /* default (= CASLAT + 1) */
  647. u32 sdram_cfg; /**< SDRAM Control Configuration */
  648. #define SDRAM_CFG_MEM_EN 0x80000000
  649. #define SDRAM_CFG_SREN 0x40000000
  650. #define SDRAM_CFG_ECC_EN 0x20000000
  651. #define SDRAM_CFG_RD_EN 0x10000000
  652. #define SDRAM_CFG_SDRAM_TYPE 0x03000000
  653. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  654. #define SDRAM_CFG_DYN_PWR 0x00200000
  655. #define SDRAM_CFG_32_BE 0x00080000
  656. #define SDRAM_CFG_8_BE 0x00040000
  657. #define SDRAM_CFG_NCAP 0x00020000
  658. #define SDRAM_CFG_2T_EN 0x00008000
  659. #define SDRAM_CFG_SDRAM_TYPE_DDR 0x02000000
  660. u8 res2[4];
  661. u32 sdram_mode; /**< SDRAM Mode Configuration */
  662. #define SDRAM_MODE_ESD 0xFFFF0000
  663. #define SDRAM_MODE_ESD_SHIFT 16
  664. #define SDRAM_MODE_SD 0x0000FFFF
  665. #define SDRAM_MODE_SD_SHIFT 0
  666. #define DDR_MODE_EXT_MODEREG 0x4000 /* select extended mode reg */
  667. #define DDR_MODE_EXT_OPMODE 0x3FF8 /* operating mode, mask */
  668. #define DDR_MODE_EXT_OP_NORMAL 0x0000 /* normal operation */
  669. #define DDR_MODE_QFC 0x0004 /* QFC / compatibility, mask */
  670. #define DDR_MODE_QFC_COMP 0x0000 /* compatible to older SDRAMs */
  671. #define DDR_MODE_WEAK 0x0002 /* weak drivers */
  672. #define DDR_MODE_DLL_DIS 0x0001 /* disable DLL */
  673. #define DDR_MODE_CASLAT 0x0070 /* CAS latency, mask */
  674. #define DDR_MODE_CASLAT_15 0x0010 /* CAS latency 1.5 */
  675. #define DDR_MODE_CASLAT_20 0x0020 /* CAS latency 2 */
  676. #define DDR_MODE_CASLAT_25 0x0060 /* CAS latency 2.5 */
  677. #define DDR_MODE_CASLAT_30 0x0030 /* CAS latency 3 */
  678. #define DDR_MODE_BTYPE_SEQ 0x0000 /* sequential burst */
  679. #define DDR_MODE_BTYPE_ILVD 0x0008 /* interleaved burst */
  680. #define DDR_MODE_BLEN_2 0x0001 /* burst length 2 */
  681. #define DDR_MODE_BLEN_4 0x0002 /* burst length 4 */
  682. #define DDR_REFINT_166MHZ_7US 1302 /* exact value for 7.8125 µs */
  683. #define DDR_BSTOPRE 256 /* use 256 cycles as a starting point */
  684. #define DDR_MODE_MODEREG 0x0000 /* select mode register */
  685. u8 res3[8];
  686. u32 sdram_interval; /**< SDRAM Interval Configuration */
  687. #define SDRAM_INTERVAL_REFINT 0x3FFF0000
  688. #define SDRAM_INTERVAL_REFINT_SHIFT 16
  689. #define SDRAM_INTERVAL_BSTOPRE 0x00003FFF
  690. #define SDRAM_INTERVAL_BSTOPRE_SHIFT 0
  691. u8 res9[8];
  692. u32 sdram_clk_cntl;
  693. #define DDR_SDRAM_CLK_CNTL_SS_EN 0x80000000
  694. #define DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 0x02000000
  695. u8 res4[0xCCC];
  696. u32 data_err_inject_hi; /**< Memory Data Path Error Injection Mask High */
  697. u32 data_err_inject_lo; /**< Memory Data Path Error Injection Mask Low */
  698. u32 ecc_err_inject; /**< Memory Data Path Error Injection Mask ECC */
  699. u8 res5[0x14];
  700. u32 capture_data_hi; /**< Memory Data Path Read Capture High */
  701. u32 capture_data_lo; /**< Memory Data Path Read Capture Low */
  702. u32 capture_ecc; /**< Memory Data Path Read Capture ECC */
  703. u8 res6[0x14];
  704. u32 err_detect; /**< Memory Error Detect */
  705. u32 err_disable; /**< Memory Error Disable */
  706. u32 err_int_en; /**< Memory Error Interrupt Enable */
  707. u32 capture_attributes; /**< Memory Error Attributes Capture */
  708. u32 capture_address; /**< Memory Error Address Capture */
  709. u32 capture_ext_address;/**< Memory Error Extended Address Capture */
  710. u32 err_sbe; /**< Memory Single-Bit ECC Error Management */
  711. u8 res7[0xA4];
  712. u32 debug_reg;
  713. u8 res8[0xFC];
  714. } ddr8349_t;
  715. /*
  716. * I2C1 Controller
  717. */
  718. /*
  719. * DUART
  720. */
  721. typedef struct duart8349{
  722. u8 urbr_ulcr_udlb; /**< combined register for URBR, UTHR and UDLB */
  723. u8 uier_udmb; /**< combined register for UIER and UDMB */
  724. u8 uiir_ufcr_uafr; /**< combined register for UIIR, UFCR and UAFR */
  725. u8 ulcr; /**< line control register */
  726. u8 umcr; /**< MODEM control register */
  727. u8 ulsr; /**< line status register */
  728. u8 umsr; /**< MODEM status register */
  729. u8 uscr; /**< scratch register */
  730. u8 res0[8];
  731. u8 udsr; /**< DMA status register */
  732. u8 res1[3];
  733. u8 res2[0xEC];
  734. } duart8349_t;
  735. /*
  736. * Local Bus Controller Registers
  737. */
  738. typedef struct lbus_bank{
  739. u32 br; /**< Base Register */
  740. u32 or; /**< Base Register */
  741. } lbus_bank_t;
  742. typedef struct lbus8349 {
  743. lbus_bank_t bank[8];
  744. u8 res0[0x28];
  745. u32 mar; /**< UPM Address Register */
  746. u8 res1[0x4];
  747. u32 mamr; /**< UPMA Mode Register */
  748. u32 mbmr; /**< UPMB Mode Register */
  749. u32 mcmr; /**< UPMC Mode Register */
  750. u8 res2[0x8];
  751. u32 mrtpr; /**< Memory Refresh Timer Prescaler Register */
  752. u32 mdr; /**< UPM Data Register */
  753. u8 res3[0x8];
  754. u32 lsdmr; /**< SDRAM Mode Register */
  755. u8 res4[0x8];
  756. u32 lurt; /**< UPM Refresh Timer */
  757. u32 lsrt; /**< SDRAM Refresh Timer */
  758. u8 res5[0x8];
  759. u32 ltesr; /**< Transfer Error Status Register */
  760. u32 ltedr; /**< Transfer Error Disable Register */
  761. u32 lteir; /**< Transfer Error Interrupt Register */
  762. u32 lteatr; /**< Transfer Error Attributes Register */
  763. u32 ltear; /**< Transfer Error Address Register */
  764. u8 res6[0xC];
  765. u32 lbcr; /**< Configuration Register */
  766. #define LBCR_LDIS 0x80000000
  767. #define LBCR_LDIS_SHIFT 31
  768. #define LBCR_BCTLC 0x00C00000
  769. #define LBCR_BCTLC_SHIFT 22
  770. #define LBCR_LPBSE 0x00020000
  771. #define LBCR_LPBSE_SHIFT 17
  772. #define LBCR_EPAR 0x00010000
  773. #define LBCR_EPAR_SHIFT 16
  774. #define LBCR_BMT 0x0000FF00
  775. #define LBCR_BMT_SHIFT 8
  776. u32 lcrr; /**< Clock Ratio Register */
  777. #define LCRR_DBYP 0x80000000
  778. #define LCRR_DBYP_SHIFT 31
  779. #define LCRR_BUFCMDC 0x30000000
  780. #define LCRR_BUFCMDC_SHIFT 28
  781. #define LCRR_ECL 0x03000000
  782. #define LCRR_ECL_SHIFT 24
  783. #define LCRR_EADC 0x00030000
  784. #define LCRR_EADC_SHIFT 16
  785. #define LCRR_CLKDIV 0x0000000F
  786. #define LCRR_CLKDIV_SHIFT 0
  787. u8 res7[0x28];
  788. u8 res8[0xF00];
  789. } lbus8349_t;
  790. /*
  791. * Serial Peripheral Interface
  792. */
  793. typedef struct spi8349
  794. {
  795. u32 mode; /**< mode register */
  796. u32 event; /**< event register */
  797. u32 mask; /**< mask register */
  798. u32 com; /**< command register */
  799. u8 res0[0x10];
  800. u32 tx; /**< transmit register */
  801. u32 rx; /**< receive register */
  802. u8 res1[0xD8];
  803. } spi8349_t;
  804. typedef struct dma8349 {
  805. u8 fixme[0x300];
  806. } dma8349_t;
  807. /*
  808. * PCI Software Configuration Registers
  809. */
  810. typedef struct pciconf8349 {
  811. u32 config_address;
  812. #define PCI_CONFIG_ADDRESS_EN 0x80000000
  813. #define PCI_CONFIG_ADDRESS_BN_SHIFT 16
  814. #define PCI_CONFIG_ADDRESS_BN_MASK 0x00ff0000
  815. #define PCI_CONFIG_ADDRESS_DN_SHIFT 11
  816. #define PCI_CONFIG_ADDRESS_DN_MASK 0x0000f800
  817. #define PCI_CONFIG_ADDRESS_FN_SHIFT 8
  818. #define PCI_CONFIG_ADDRESS_FN_MASK 0x00000700
  819. #define PCI_CONFIG_ADDRESS_RN_SHIFT 0
  820. #define PCI_CONFIG_ADDRESS_RN_MASK 0x000000fc
  821. u32 config_data;
  822. u32 int_ack;
  823. u8 res[116];
  824. } pciconf8349_t;
  825. /*
  826. * PCI Outbound Translation Register
  827. */
  828. typedef struct pci_outbound_window {
  829. u32 potar;
  830. u8 res0[4];
  831. u32 pobar;
  832. u8 res1[4];
  833. u32 pocmr;
  834. u8 res2[4];
  835. } pot8349_t;
  836. /*
  837. * Sequencer
  838. */
  839. typedef struct ios8349 {
  840. pot8349_t pot[6];
  841. #define POTAR_TA_MASK 0x000fffff
  842. #define POBAR_BA_MASK 0x000fffff
  843. #define POCMR_EN 0x80000000
  844. #define POCMR_IO 0x40000000 /* 0--memory space 1--I/O space */
  845. #define POCMR_SE 0x20000000 /* streaming enable */
  846. #define POCMR_DST 0x10000000 /* 0--PCI1 1--PCI2*/
  847. #define POCMR_CM_MASK 0x000fffff
  848. #define POCMR_CM_4G 0x00000000
  849. #define POCMR_CM_2G 0x00080000
  850. #define POCMR_CM_1G 0x000C0000
  851. #define POCMR_CM_512M 0x000E0000
  852. #define POCMR_CM_256M 0x000F0000
  853. #define POCMR_CM_128M 0x000F8000
  854. #define POCMR_CM_64M 0x000FC000
  855. #define POCMR_CM_32M 0x000FE000
  856. #define POCMR_CM_16M 0x000FF000
  857. #define POCMR_CM_8M 0x000FF800
  858. #define POCMR_CM_4M 0x000FFC00
  859. #define POCMR_CM_2M 0x000FFE00
  860. #define POCMR_CM_1M 0x000FFF00
  861. #define POCMR_CM_512K 0x000FFF80
  862. #define POCMR_CM_256K 0x000FFFC0
  863. #define POCMR_CM_128K 0x000FFFE0
  864. #define POCMR_CM_64K 0x000FFFF0
  865. #define POCMR_CM_32K 0x000FFFF8
  866. #define POCMR_CM_16K 0x000FFFFC
  867. #define POCMR_CM_8K 0x000FFFFE
  868. #define POCMR_CM_4K 0x000FFFFF
  869. u8 res0[0x60];
  870. u32 pmcr;
  871. u8 res1[4];
  872. u32 dtcr;
  873. u8 res2[4];
  874. } ios8349_t;
  875. /*
  876. * PCI Controller Control and Status Registers
  877. */
  878. typedef struct pcictrl8349 {
  879. u32 esr;
  880. #define ESR_MERR 0x80000000
  881. #define ESR_APAR 0x00000400
  882. #define ESR_PCISERR 0x00000200
  883. #define ESR_MPERR 0x00000100
  884. #define ESR_TPERR 0x00000080
  885. #define ESR_NORSP 0x00000040
  886. #define ESR_TABT 0x00000020
  887. u32 ecdr;
  888. #define ECDR_APAR 0x00000400
  889. #define ECDR_PCISERR 0x00000200
  890. #define ECDR_MPERR 0x00000100
  891. #define ECDR_TPERR 0x00000080
  892. #define ECDR_NORSP 0x00000040
  893. #define ECDR_TABT 0x00000020
  894. u32 eer;
  895. #define EER_APAR 0x00000400
  896. #define EER_PCISERR 0x00000200
  897. #define EER_MPERR 0x00000100
  898. #define EER_TPERR 0x00000080
  899. #define EER_NORSP 0x00000040
  900. #define EER_TABT 0x00000020
  901. u32 eatcr;
  902. #define EATCR_ERRTYPR_MASK 0x70000000
  903. #define EATCR_ERRTYPR_APR 0x00000000 /* address parity error */
  904. #define EATCR_ERRTYPR_WDPR 0x10000000 /* write data parity error */
  905. #define EATCR_ERRTYPR_RDPR 0x20000000 /* read data parity error */
  906. #define EATCR_ERRTYPR_MA 0x30000000 /* master abort */
  907. #define EATCR_ERRTYPR_TA 0x40000000 /* target abort */
  908. #define EATCR_ERRTYPR_SE 0x50000000 /* system error indication received */
  909. #define EATCR_ERRTYPR_PEA 0x60000000 /* parity error indication received on a read */
  910. #define EATCR_ERRTYPR_PEW 0x70000000 /* parity error indication received on a write */
  911. #define EATCR_BN_MASK 0x0f000000 /* beat number */
  912. #define EATCR_BN_1st 0x00000000
  913. #define EATCR_BN_2ed 0x01000000
  914. #define EATCR_BN_3rd 0x02000000
  915. #define EATCR_BN_4th 0x03000000
  916. #define EATCR_BN_5th 0x0400000
  917. #define EATCR_BN_6th 0x05000000
  918. #define EATCR_BN_7th 0x06000000
  919. #define EATCR_BN_8th 0x07000000
  920. #define EATCR_BN_9th 0x08000000
  921. #define EATCR_TS_MASK 0x00300000 /* transaction size */
  922. #define EATCR_TS_4 0x00000000
  923. #define EATCR_TS_1 0x00100000
  924. #define EATCR_TS_2 0x00200000
  925. #define EATCR_TS_3 0x00300000
  926. #define EATCR_ES_MASK 0x000f0000 /* error source */
  927. #define EATCR_ES_EM 0x00000000 /* external master */
  928. #define EATCR_ES_DMA 0x00050000
  929. #define EATCR_CMD_MASK 0x0000f000
  930. #define EATCR_HBE_MASK 0x00000f00 /* PCI high byte enable*/
  931. #define EATCR_BE_MASK 0x000000f0 /* PCI byte enable */
  932. #define EATCR_HPB 0x00000004 /* high parity bit */
  933. #define EATCR_PB 0x00000002 /* parity bit*/
  934. #define EATCR_VI 0x00000001 /* error information valid */
  935. u32 eacr;
  936. u32 eeacr;
  937. u32 edlcr;
  938. u32 edhcr;
  939. u32 gcr;
  940. u32 ecr;
  941. u32 gsr;
  942. u8 res0[12];
  943. u32 pitar2;
  944. u8 res1[4];
  945. u32 pibar2;
  946. u32 piebar2;
  947. u32 piwar2;
  948. u8 res2[4];
  949. u32 pitar1;
  950. u8 res3[4];
  951. u32 pibar1;
  952. u32 piebar1;
  953. u32 piwar1;
  954. u8 res4[4];
  955. u32 pitar0;
  956. u8 res5[4];
  957. u32 pibar0;
  958. u8 res6[4];
  959. u32 piwar0;
  960. u8 res7[132];
  961. #define PITAR_TA_MASK 0x000fffff
  962. #define PIBAR_MASK 0xffffffff
  963. #define PIEBAR_EBA_MASK 0x000fffff
  964. #define PIWAR_EN 0x80000000
  965. #define PIWAR_PF 0x20000000
  966. #define PIWAR_RTT_MASK 0x000f0000
  967. #define PIWAR_RTT_NO_SNOOP 0x00040000
  968. #define PIWAR_RTT_SNOOP 0x00050000
  969. #define PIWAR_WTT_MASK 0x0000f000
  970. #define PIWAR_WTT_NO_SNOOP 0x00004000
  971. #define PIWAR_WTT_SNOOP 0x00005000
  972. #define PIWAR_IWS_MASK 0x0000003F
  973. #define PIWAR_IWS_4K 0x0000000B
  974. #define PIWAR_IWS_8K 0x0000000C
  975. #define PIWAR_IWS_16K 0x0000000D
  976. #define PIWAR_IWS_32K 0x0000000E
  977. #define PIWAR_IWS_64K 0x0000000F
  978. #define PIWAR_IWS_128K 0x00000010
  979. #define PIWAR_IWS_256K 0x00000011
  980. #define PIWAR_IWS_512K 0x00000012
  981. #define PIWAR_IWS_1M 0x00000013
  982. #define PIWAR_IWS_2M 0x00000014
  983. #define PIWAR_IWS_4M 0x00000015
  984. #define PIWAR_IWS_8M 0x00000016
  985. #define PIWAR_IWS_16M 0x00000017
  986. #define PIWAR_IWS_32M 0x00000018
  987. #define PIWAR_IWS_64M 0x00000019
  988. #define PIWAR_IWS_128M 0x0000001A
  989. #define PIWAR_IWS_256M 0x0000001B
  990. #define PIWAR_IWS_512M 0x0000001C
  991. #define PIWAR_IWS_1G 0x0000001D
  992. #define PIWAR_IWS_2G 0x0000001E
  993. } pcictrl8349_t;
  994. /*
  995. * USB
  996. */
  997. typedef struct usb8349 {
  998. u8 fixme[0x2000];
  999. } usb8349_t;
  1000. /*
  1001. * TSEC
  1002. */
  1003. typedef struct tsec8349 {
  1004. u8 fixme[0x1000];
  1005. } tsec8349_t;
  1006. /*
  1007. * Security
  1008. */
  1009. typedef struct security8349 {
  1010. u8 fixme[0x10000];
  1011. } security8349_t;
  1012. typedef struct immap {
  1013. sysconf8349_t sysconf; /* System configuration */
  1014. wdt8349_t wdt; /* Watch Dog Timer (WDT) Registers */
  1015. rtclk8349_t rtc; /* Real Time Clock Module Registers */
  1016. rtclk8349_t pit; /* Periodic Interval Timer */
  1017. gtm8349_t gtm[2]; /* Global Timers Module */
  1018. ipic8349_t ipic; /* Integrated Programmable Interrupt Controller */
  1019. arbiter8349_t arbiter; /* System Arbiter Registers */
  1020. reset8349_t reset; /* Reset Module */
  1021. clk8349_t clk; /* System Clock Module */
  1022. pmc8349_t pmc; /* Power Management Control Module */
  1023. gpio8349_t pgio[2]; /* general purpose I/O module */
  1024. u8 res0[0x200];
  1025. u8 DDL_DDR[0x100];
  1026. u8 DDL_LBIU[0x100];
  1027. u8 res1[0xE00];
  1028. ddr8349_t ddr; /* DDR Memory Controller Memory */
  1029. i2c_t i2c[2]; /* I2C1 Controller */
  1030. u8 res2[0x1300];
  1031. duart8349_t duart[2];/* DUART */
  1032. u8 res3[0x900];
  1033. lbus8349_t lbus; /* Local Bus Controller Registers */
  1034. u8 res4[0x1000];
  1035. spi8349_t spi; /* Serial Peripheral Interface */
  1036. u8 res5[0xF00];
  1037. dma8349_t dma; /* DMA */
  1038. pciconf8349_t pci_conf[2]; /* PCI Software Configuration Registers */
  1039. ios8349_t ios; /* Sequencer */
  1040. pcictrl8349_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
  1041. u8 res6[0x19900];
  1042. usb8349_t usb;
  1043. tsec8349_t tsec[2];
  1044. u8 res7[0xA000];
  1045. security8349_t security;
  1046. } immap_t;
  1047. #endif /* __IMMAP_8349__ */