yosemite.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. /************************************************************************
  22. * yosemite.h - configuration for YOSEMITE board
  23. ***********************************************************************/
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /*-----------------------------------------------------------------------
  27. * High Level Configuration Options
  28. *----------------------------------------------------------------------*/
  29. #define CONFIG_YOSEMITE 1 /* Board is BAMBOO */
  30. #define CONFIG_440EP 1 /* Specific PPC440EP support */
  31. #define CONFIG_4xx 1 /* ... PPC4xx family */
  32. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  33. #undef CFG_DRAM_TEST /* disable - takes long time! */
  34. #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
  35. /*-----------------------------------------------------------------------
  36. * Base addresses -- Note these are effective addresses where the
  37. * actual resources get mapped (not physical addresses)
  38. *----------------------------------------------------------------------*/
  39. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  40. #define CFG_FLASH_BASE 0xfe000000 /* start of FLASH */
  41. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  42. #define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory */
  43. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  44. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  45. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  46. /*Don't change either of these*/
  47. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  48. #define CFG_PCI_BASE 0xe0000000 /* internal PCI regs */
  49. /*Don't change either of these*/
  50. #define CFG_USB_DEVICE 0x50000000
  51. #define CFG_NVRAM_BASE_ADDR 0x80000000
  52. #define CFG_BCSR_BASE (CFG_NVRAM_BASE_ADDR | 0x2000)
  53. /*-----------------------------------------------------------------------
  54. * Initial RAM & stack pointer (placed in SDRAM)
  55. *----------------------------------------------------------------------*/
  56. #define CFG_INIT_RAM_ADDR 0xf0000000 /* DCache */
  57. #define CFG_INIT_RAM_END 0x2000
  58. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  59. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  60. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  61. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  62. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc*/
  63. #define CFG_KBYTES_SDRAM ( 128 * 1024) /* 128MB */
  64. #define CFG_SDRAM_BANKS (2)
  65. /*-----------------------------------------------------------------------
  66. * Serial Port
  67. *----------------------------------------------------------------------*/
  68. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  69. #define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
  70. #define CONFIG_BAUDRATE 9600
  71. #define CONFIG_SERIAL_MULTI 1
  72. /*define this if you want console on UART1*/
  73. #undef CONFIG_UART1_CONSOLE
  74. #define CFG_BAUDRATE_TABLE \
  75. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  76. /*-----------------------------------------------------------------------
  77. * NVRAM/RTC
  78. *
  79. * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
  80. * The DS1558 code assumes this condition
  81. *
  82. *----------------------------------------------------------------------*/
  83. #define CFG_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
  84. #define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
  85. /*-----------------------------------------------------------------------
  86. * FLASH related
  87. *----------------------------------------------------------------------*/
  88. #if 1 /* test-only */
  89. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  90. #define CFG_MAX_FLASH_SECT 256 /* sectors per device */
  91. #undef CFG_FLASH_CHECKSUM
  92. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  93. #define CFG_FLASH_WRITE_TOUT 120000 /* Timeout for Flash Write (in ms) */
  94. #else
  95. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  96. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  97. #define CFG_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
  98. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  99. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  100. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  101. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  102. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  103. #endif
  104. /*-----------------------------------------------------------------------
  105. * DDR SDRAM
  106. *----------------------------------------------------------------------*/
  107. #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
  108. /*-----------------------------------------------------------------------
  109. * I2C
  110. *----------------------------------------------------------------------*/
  111. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  112. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  113. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  114. #define CFG_I2C_SLAVE 0x7F
  115. /*-----------------------------------------------------------------------
  116. * Environment
  117. *----------------------------------------------------------------------*/
  118. #undef CFG_ENV_IS_IN_NVRAM /*No NVRAM on board*/
  119. #undef CFG_ENV_IS_IN_FLASH /* ... not in flash */
  120. #define CFG_ENV_IS_IN_EEPROM 1
  121. /* Define to allow the user to overwrite serial and ethaddr */
  122. #define CONFIG_ENV_OVERWRITE
  123. #define CFG_I2C_MULTI_EEPROMS
  124. #define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
  125. #define CFG_ENV_OFFSET 0x0
  126. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  127. #define CFG_I2C_EEPROM_ADDR_LEN 1
  128. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  129. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  130. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  131. #define CONFIG_BOOTCOMMAND "bootm 0xfe000000" /* autoboot command */
  132. #define CONFIG_BOOTDELAY 3 /* disable autoboot */
  133. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  134. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  135. #define CONFIG_MII 1 /* MII PHY management */
  136. #define CONFIG_NET_MULTI 1 /* required for netconsole */
  137. #define CONFIG_PHY1_ADDR 3
  138. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  139. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  140. #define CONFIG_NETMASK 255.255.255.0
  141. #define CONFIG_IPADDR 10.0.4.251
  142. #define CONFIG_ETHADDR 00:10:EC:00:12:34
  143. #define CONFIG_ETH1ADDR 00:10:EC:00:12:35
  144. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  145. #define CONFIG_SERVERIP 10.0.4.115
  146. /* Partitions */
  147. #define CONFIG_MAC_PARTITION
  148. #define CONFIG_DOS_PARTITION
  149. #define CONFIG_ISO_PARTITION
  150. #ifdef CONFIG_440EP
  151. /* USB */
  152. #define CONFIG_USB_OHCI
  153. #define CONFIG_USB_STORAGE
  154. /*Comment this out to enable USB 1.1 device*/
  155. #define USB_2_0_DEVICE
  156. #endif /*CONFIG_440EP*/
  157. #ifdef DEBUG
  158. #define CONFIG_PANIC_HANG
  159. #else
  160. #define CONFIG_HW_WATCHDOG /* watchdog */
  161. #endif
  162. #ifdef CONFIG_440EP
  163. /* Need to define POST */
  164. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | \
  165. CFG_CMD_DATE | \
  166. CFG_CMD_DHCP | \
  167. CFG_CMD_DIAG | \
  168. CFG_CMD_ECHO | \
  169. CFG_CMD_EEPROM | \
  170. CFG_CMD_ELF | \
  171. /* CFG_CMD_EXT2 |*/ \
  172. /* CFG_CMD_FAT |*/ \
  173. CFG_CMD_I2C | \
  174. /* CFG_CMD_IDE |*/ \
  175. CFG_CMD_IRQ | \
  176. /* CFG_CMD_KGDB |*/ \
  177. CFG_CMD_MII | \
  178. CFG_CMD_PCI | \
  179. CFG_CMD_PING | \
  180. CFG_CMD_REGINFO | \
  181. CFG_CMD_SDRAM | \
  182. CFG_CMD_FLASH | \
  183. /* CFG_CMD_SPI |*/ \
  184. CFG_CMD_USB | \
  185. 0 ) & ~CFG_CMD_IMLS)
  186. #else
  187. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | \
  188. CFG_CMD_DATE | \
  189. CFG_CMD_DHCP | \
  190. CFG_CMD_DIAG | \
  191. CFG_CMD_ECHO | \
  192. CFG_CMD_EEPROM | \
  193. CFG_CMD_ELF | \
  194. /* CFG_CMD_EXT2 |*/ \
  195. /* CFG_CMD_FAT |*/ \
  196. CFG_CMD_I2C | \
  197. /* CFG_CMD_IDE |*/ \
  198. CFG_CMD_IRQ | \
  199. /* CFG_CMD_KGDB |*/ \
  200. CFG_CMD_MII | \
  201. CFG_CMD_PCI | \
  202. CFG_CMD_PING | \
  203. CFG_CMD_REGINFO | \
  204. CFG_CMD_SDRAM | \
  205. CFG_CMD_FLASH | \
  206. /* CFG_CMD_SPI |*/ \
  207. 0 ) & ~CFG_CMD_IMLS)
  208. #endif
  209. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  210. #include <cmd_confdefs.h>
  211. /*
  212. * Miscellaneous configurable options
  213. */
  214. #define CFG_LONGHELP /* undef to save memory */
  215. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  216. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  217. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  218. #else
  219. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  220. #endif
  221. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  222. #define CFG_MAXARGS 16 /* max number of command args */
  223. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  224. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  225. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  226. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  227. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  228. #define CONFIG_LYNXKDI 1 /* support kdi files */
  229. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  230. /*-----------------------------------------------------------------------
  231. * PCI stuff
  232. *-----------------------------------------------------------------------
  233. */
  234. /* General PCI */
  235. #define CONFIG_PCI /* include pci support */
  236. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  237. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  238. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE */
  239. /* Board-specific PCI */
  240. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
  241. #define CFG_PCI_TARGET_INIT
  242. #define CFG_PCI_MASTER_INIT
  243. #define CFG_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  244. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  245. /*
  246. * For booting Linux, the board info and command line data
  247. * have to be in the first 8 MB of memory, since this is
  248. * the maximum mapped by the Linux kernel during initialization.
  249. */
  250. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  251. /*-----------------------------------------------------------------------
  252. * Cache Configuration
  253. */
  254. #define CFG_DCACHE_SIZE 8192 /* For IBM 405 CPUs */
  255. #define CFG_CACHELINE_SIZE 32 /* ... */
  256. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  257. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  258. #endif
  259. /*
  260. * Internal Definitions
  261. *
  262. * Boot Flags
  263. */
  264. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  265. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  266. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  267. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  268. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  269. #endif
  270. #endif /* __CONFIG_H */