cpu.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * Copyright (C) 2004 Texas Instruments.
  3. * Copyright (C) 2009 David Brownell
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <common.h>
  23. #include <netdev.h>
  24. #include <asm/arch/hardware.h>
  25. /* offsets from PLL controller base */
  26. #define PLLC_PLLCTL 0x100
  27. #define PLLC_PLLM 0x110
  28. #define PLLC_PREDIV 0x114
  29. #define PLLC_PLLDIV1 0x118
  30. #define PLLC_PLLDIV2 0x11c
  31. #define PLLC_PLLDIV3 0x120
  32. #define PLLC_POSTDIV 0x128
  33. #define PLLC_BPDIV 0x12c
  34. #define PLLC_PLLDIV4 0x160
  35. #define PLLC_PLLDIV5 0x164
  36. #define PLLC_PLLDIV6 0x168
  37. #define PLLC_PLLDIV8 0x170
  38. #define PLLC_PLLDIV9 0x174
  39. #define BIT(x) (1 << (x))
  40. /* SOC-specific pll info */
  41. #ifdef CONFIG_SOC_DM355
  42. #define ARM_PLLDIV PLLC_PLLDIV1
  43. #define DDR_PLLDIV PLLC_PLLDIV1
  44. #endif
  45. #ifdef CONFIG_SOC_DM644X
  46. #define ARM_PLLDIV PLLC_PLLDIV2
  47. #define DSP_PLLDIV PLLC_PLLDIV1
  48. #define DDR_PLLDIV PLLC_PLLDIV2
  49. #endif
  50. #ifdef CONFIG_SOC_DM6447
  51. #define ARM_PLLDIV PLLC_PLLDIV2
  52. #define DSP_PLLDIV PLLC_PLLDIV1
  53. #define DDR_PLLDIV PLLC_PLLDIV1
  54. #endif
  55. #ifdef CONFIG_DISPLAY_CPUINFO
  56. static unsigned pll_div(volatile void *pllbase, unsigned offset)
  57. {
  58. u32 div;
  59. div = REG(pllbase + offset);
  60. return (div & BIT(15)) ? (1 + (div & 0x1f)) : 1;
  61. }
  62. static inline unsigned pll_prediv(volatile void *pllbase)
  63. {
  64. #ifdef CONFIG_SOC_DM355
  65. /* this register read seems to fail on pll0 */
  66. if (pllbase == (volatile void *)DAVINCI_PLL_CNTRL0_BASE)
  67. return 8;
  68. else
  69. return pll_div(pllbase, PLLC_PREDIV);
  70. #endif
  71. return 1;
  72. }
  73. static inline unsigned pll_postdiv(volatile void *pllbase)
  74. {
  75. #ifdef CONFIG_SOC_DM355
  76. return pll_div(pllbase, PLLC_POSTDIV);
  77. #elif defined(CONFIG_SOC_DM6446)
  78. if (pllbase == (volatile void *)DAVINCI_PLL_CNTRL0_BASE)
  79. return pll_div(pllbase, PLLC_POSTDIV);
  80. #endif
  81. return 1;
  82. }
  83. static unsigned pll_sysclk_mhz(unsigned pll_addr, unsigned div)
  84. {
  85. volatile void *pllbase = (volatile void *) pll_addr;
  86. unsigned base = CONFIG_SYS_HZ_CLOCK / 1000;
  87. /* the PLL might be bypassed */
  88. if (REG(pllbase + PLLC_PLLCTL) & BIT(0)) {
  89. base /= pll_prediv(pllbase);
  90. base *= 1 + (REG(pllbase + PLLC_PLLM) & 0x0ff);
  91. base /= pll_postdiv(pllbase);
  92. }
  93. return DIV_ROUND_UP(base, 1000 * pll_div(pllbase, div));
  94. }
  95. int print_cpuinfo(void)
  96. {
  97. /* REVISIT fetch and display CPU ID and revision information
  98. * too ... that will matter as more revisions appear.
  99. */
  100. printf("Cores: ARM %d MHz",
  101. pll_sysclk_mhz(DAVINCI_PLL_CNTRL0_BASE, ARM_PLLDIV));
  102. #ifdef DSP_PLLDIV
  103. printf(", DSP %d MHz",
  104. pll_sysclk_mhz(DAVINCI_PLL_CNTRL0_BASE, DSP_PLLDIV));
  105. #endif
  106. printf("\nDDR: %d MHz\n",
  107. /* DDR PHY uses an x2 input clock */
  108. pll_sysclk_mhz(DAVINCI_PLL_CNTRL1_BASE, DDR_PLLDIV)
  109. / 2);
  110. return 0;
  111. }
  112. #endif
  113. /*
  114. * Initializes on-chip ethernet controllers.
  115. * to override, implement board_eth_init()
  116. */
  117. int cpu_eth_init(bd_t *bis)
  118. {
  119. #if defined(CONFIG_DRIVER_TI_EMAC)
  120. davinci_emac_initialize();
  121. #endif
  122. return 0;
  123. }