BSC9132QDS.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * BSC9132 QDS board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #ifdef CONFIG_BSC9132QDS
  28. #define CONFIG_BSC9132
  29. #endif
  30. #define CONFIG_MISC_INIT_R
  31. #ifdef CONFIG_SDCARD
  32. #define CONFIG_RAMBOOT_SDCARD
  33. #define CONFIG_SYS_RAMBOOT
  34. #define CONFIG_SYS_EXTRA_ENV_RELOC
  35. #define CONFIG_SYS_TEXT_BASE 0x11000000
  36. #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
  37. #endif
  38. #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769 1
  39. #ifdef CONFIG_SPIFLASH
  40. #define CONFIG_RAMBOOT_SPIFLASH
  41. #define CONFIG_SYS_RAMBOOT
  42. #define CONFIG_SYS_EXTRA_ENV_RELOC
  43. #define CONFIG_SYS_TEXT_BASE 0x11000000
  44. #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
  45. #endif
  46. #ifndef CONFIG_SYS_TEXT_BASE
  47. #define CONFIG_SYS_TEXT_BASE 0x8ff80000
  48. #endif
  49. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  50. #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc
  51. #endif
  52. #ifndef CONFIG_SYS_MONITOR_BASE
  53. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  54. #endif
  55. /* High Level Configuration Options */
  56. #define CONFIG_BOOKE /* BOOKE */
  57. #define CONFIG_E500 /* BOOKE e500 family */
  58. #define CONFIG_MPC85xx
  59. #define CONFIG_FSL_IFC /* Enable IFC Support */
  60. #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
  61. #define CONFIG_PCI /* Enable PCI/PCIE */
  62. #if defined(CONFIG_PCI)
  63. #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
  64. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  65. #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
  66. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  67. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  68. #define CONFIG_CMD_NET
  69. #define CONFIG_CMD_PCI
  70. #define CONFIG_E1000 /* E1000 pci Ethernet card*/
  71. /*
  72. * PCI Windows
  73. * Memory space is mapped 1-1, but I/O space must start from 0.
  74. */
  75. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  76. #define CONFIG_SYS_PCIE1_NAME "PCIe Slot"
  77. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
  78. #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
  79. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
  80. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  81. #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000
  82. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  83. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  84. #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000
  85. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  86. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  87. #define CONFIG_DOS_PARTITION
  88. #endif
  89. #define CONFIG_FSL_LAW /* Use common FSL init code */
  90. #define CONFIG_ENV_OVERWRITE
  91. #define CONFIG_TSEC_ENET /* ethernet */
  92. #if defined(CONFIG_SYS_CLK_100_DDR_100)
  93. #define CONFIG_SYS_CLK_FREQ 100000000
  94. #define CONFIG_DDR_CLK_FREQ 100000000
  95. #elif defined(CONFIG_SYS_CLK_100_DDR_133)
  96. #define CONFIG_SYS_CLK_FREQ 100000000
  97. #define CONFIG_DDR_CLK_FREQ 133000000
  98. #endif
  99. #define CONFIG_MP
  100. #define CONFIG_HWCONFIG
  101. /*
  102. * These can be toggled for performance analysis, otherwise use default.
  103. */
  104. #define CONFIG_L2_CACHE /* toggle L2 cache */
  105. #define CONFIG_BTB /* enable branch predition */
  106. #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
  107. #define CONFIG_SYS_MEMTEST_END 0x01ffffff
  108. /* DDR Setup */
  109. #define CONFIG_FSL_DDR3
  110. #define CONFIG_SYS_SPD_BUS_NUM 0
  111. #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */
  112. #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */
  113. #define CONFIG_FSL_DDR_INTERACTIVE
  114. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  115. #define CONFIG_SYS_SDRAM_SIZE (1024)
  116. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  117. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  118. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  119. /* DDR3 Controller Settings */
  120. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  121. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  122. #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302
  123. #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302
  124. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  125. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  126. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  127. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  128. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  129. #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F
  130. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
  131. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  132. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  133. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  134. #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000
  135. #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050
  136. #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001
  137. #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400
  138. #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008
  139. #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010
  140. #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001
  141. #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400
  142. #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000
  143. #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004
  144. #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846
  145. #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF
  146. #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
  147. #define CONFIG_SYS_DDR_MODE_1_800 0x40461520
  148. #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
  149. #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000
  150. #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608
  151. #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000
  152. #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104
  153. #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45
  154. #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114
  155. #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000
  156. #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50
  157. #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000
  158. #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513
  159. #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607
  160. /*FIXME: the following params are constant w.r.t diff freq
  161. combinations. this should be removed later
  162. */
  163. #if CONFIG_DDR_CLK_FREQ == 100000000
  164. #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
  165. #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
  166. #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
  167. #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
  168. #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
  169. #elif CONFIG_DDR_CLK_FREQ == 133000000
  170. #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333
  171. #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333
  172. #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333
  173. #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333
  174. #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333
  175. #else
  176. #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
  177. #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
  178. #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
  179. #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
  180. #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
  181. #endif
  182. /* relocated CCSRBAR */
  183. #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
  184. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
  185. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
  186. /*
  187. * IFC Definitions
  188. */
  189. /* NOR Flash on IFC */
  190. #define CONFIG_SYS_FLASH_BASE 0x88000000
  191. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */
  192. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  193. #define CONFIG_SYS_NOR_CSPR 0x88000101
  194. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  195. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5)
  196. /* NOR Flash Timing Params */
  197. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \
  198. | FTIM0_NOR_TEADC(0x03) \
  199. | FTIM0_NOR_TAVDS(0x00) \
  200. | FTIM0_NOR_TEAHC(0x0f))
  201. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \
  202. | FTIM1_NOR_TRAD_NOR(0x09) \
  203. | FTIM1_NOR_TSEQRAD_NOR(0x09))
  204. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \
  205. | FTIM2_NOR_TCH(0x4) \
  206. | FTIM2_NOR_TWPH(0x7) \
  207. | FTIM2_NOR_TWP(0x1e))
  208. #define CONFIG_SYS_NOR_FTIM3 0x0
  209. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  210. #define CONFIG_SYS_FLASH_QUIET_TEST
  211. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  212. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  213. #undef CONFIG_SYS_FLASH_CHECKSUM
  214. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  215. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  216. /* CFI for NOR Flash */
  217. #define CONFIG_FLASH_CFI_DRIVER
  218. #define CONFIG_SYS_FLASH_CFI
  219. #define CONFIG_SYS_FLASH_EMPTY_INFO
  220. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  221. /* NAND Flash on IFC */
  222. #define CONFIG_SYS_NAND_BASE 0xff800000
  223. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  224. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  225. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  226. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  227. | CSPR_V)
  228. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  229. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  230. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  231. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  232. | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
  233. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  234. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  235. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  236. /* NAND Flash Timing Params */
  237. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
  238. | FTIM0_NAND_TWP(0x05) \
  239. | FTIM0_NAND_TWCHT(0x02) \
  240. | FTIM0_NAND_TWH(0x04))
  241. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \
  242. | FTIM1_NAND_TWBE(0x1e) \
  243. | FTIM1_NAND_TRR(0x07) \
  244. | FTIM1_NAND_TRP(0x05))
  245. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
  246. | FTIM2_NAND_TREH(0x04) \
  247. | FTIM2_NAND_TWHRE(0x11))
  248. #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
  249. #define CONFIG_SYS_NAND_DDR_LAW 11
  250. /* NAND */
  251. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  252. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  253. #define CONFIG_MTD_NAND_VERIFY_WRITE
  254. #define CONFIG_CMD_NAND
  255. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  256. #define CONFIG_FSL_QIXIS
  257. #ifdef CONFIG_FSL_QIXIS
  258. #define CONFIG_SYS_FPGA_BASE 0xffb00000
  259. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  260. #define QIXIS_BASE CONFIG_SYS_FPGA_BASE
  261. #define QIXIS_LBMAP_SWITCH 9
  262. #define QIXIS_LBMAP_MASK 0x07
  263. #define QIXIS_LBMAP_SHIFT 0
  264. #define QIXIS_LBMAP_DFLTBANK 0x00
  265. #define QIXIS_LBMAP_ALTBANK 0x04
  266. #define QIXIS_RST_CTL_RESET 0x83
  267. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  268. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  269. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  270. #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE
  271. #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \
  272. | CSPR_PORT_SIZE_8 \
  273. | CSPR_MSEL_GPCM \
  274. | CSPR_V)
  275. #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
  276. #define CONFIG_SYS_CSOR2 0x0
  277. /* CPLD Timing parameters for IFC CS3 */
  278. #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  279. FTIM0_GPCM_TEADC(0x0e) | \
  280. FTIM0_GPCM_TEAHC(0x0e))
  281. #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  282. FTIM1_GPCM_TRAD(0x1f))
  283. #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  284. FTIM2_GPCM_TCH(0x0) | \
  285. FTIM2_GPCM_TWP(0x1f))
  286. #define CONFIG_SYS_CS2_FTIM3 0x0
  287. #endif
  288. /* Set up IFC registers for boot location NOR/NAND */
  289. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
  290. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  291. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  292. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  293. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  294. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  295. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  296. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  297. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  298. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  299. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  300. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  301. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  302. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  303. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  304. #define CONFIG_BOARD_EARLY_INIT_R
  305. #define CONFIG_SYS_INIT_RAM_LOCK
  306. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
  307. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  308. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \
  309. - GENERATED_GBL_DATA_SIZE)
  310. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  311. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
  312. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
  313. /* Serial Port */
  314. #define CONFIG_CONS_INDEX 1
  315. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  316. #define CONFIG_SYS_NS16550
  317. #define CONFIG_SYS_NS16550_SERIAL
  318. #define CONFIG_SYS_NS16550_REG_SIZE 1
  319. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  320. #define CONFIG_SERIAL_MULTI 1 /* Enable both serial ports */
  321. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
  322. #define CONFIG_SYS_BAUDRATE_TABLE \
  323. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  324. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
  325. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
  326. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700)
  327. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800)
  328. /* Use the HUSH parser */
  329. #define CONFIG_SYS_HUSH_PARSER /* hush parser */
  330. #ifdef CONFIG_SYS_HUSH_PARSER
  331. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  332. #endif
  333. /*
  334. * Pass open firmware flat tree
  335. */
  336. #define CONFIG_OF_LIBFDT
  337. #define CONFIG_OF_BOARD_SETUP
  338. #define CONFIG_OF_STDOUT_VIA_ALIAS
  339. /* new uImage format support */
  340. #define CONFIG_FIT
  341. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  342. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  343. #define CONFIG_HARD_I2C /* I2C with hardware support */
  344. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  345. #define CONFIG_I2C_MULTI_BUS
  346. #define CONFIG_I2C_CMD_TREE
  347. #define CONFIG_SYS_I2C_SPEED 400800 /* I2C speed and slave address*/
  348. #define CONFIG_SYS_I2C_SLAVE 0x7F
  349. #define CONFIG_SYS_I2C_OFFSET 0x3000
  350. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  351. /* I2C EEPROM */
  352. #define CONFIG_ID_EEPROM
  353. #ifdef CONFIG_ID_EEPROM
  354. #define CONFIG_SYS_I2C_EEPROM_NXID
  355. #endif
  356. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  357. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  358. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  359. /* enable read and write access to EEPROM */
  360. #define CONFIG_CMD_EEPROM
  361. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  362. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  363. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  364. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  365. /* I2C FPGA */
  366. #define CONFIG_I2C_FPGA
  367. #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
  368. #define CONFIG_RTC_DS3231
  369. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  370. /*
  371. * SPI interface will not be available in case of NAND boot SPI CS0 will be
  372. * used for SLIC
  373. */
  374. /* eSPI - Enhanced SPI */
  375. #define CONFIG_FSL_ESPI /* SPI */
  376. #ifdef CONFIG_FSL_ESPI
  377. #define CONFIG_SPI_FLASH
  378. #define CONFIG_SPI_FLASH_SPANSION
  379. #define CONFIG_CMD_SF
  380. #define CONFIG_SF_DEFAULT_SPEED 10000000
  381. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  382. #endif
  383. #if defined(CONFIG_TSEC_ENET)
  384. #define CONFIG_MII /* MII PHY management */
  385. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  386. #define CONFIG_TSEC1 1
  387. #define CONFIG_TSEC1_NAME "eTSEC1"
  388. #define CONFIG_TSEC2 1
  389. #define CONFIG_TSEC2_NAME "eTSEC2"
  390. #define TSEC1_PHY_ADDR 0
  391. #define TSEC2_PHY_ADDR 1
  392. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  393. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  394. #define TSEC1_PHYIDX 0
  395. #define TSEC2_PHYIDX 0
  396. #define CONFIG_ETHPRIME "eTSEC1"
  397. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  398. /* TBI PHY configuration for SGMII mode */
  399. #define CONFIG_TSEC_TBICR_SETTINGS ( \
  400. TBICR_PHY_RESET \
  401. | TBICR_ANEG_ENABLE \
  402. | TBICR_FULL_DUPLEX \
  403. | TBICR_SPEED1_SET \
  404. )
  405. #endif /* CONFIG_TSEC_ENET */
  406. #define CONFIG_MMC
  407. #ifdef CONFIG_MMC
  408. #define CONFIG_CMD_MMC
  409. #define CONFIG_DOS_PARTITION
  410. #define CONFIG_FSL_ESDHC
  411. #define CONFIG_GENERIC_MMC
  412. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  413. #endif
  414. #define CONFIG_USB_EHCI /* USB */
  415. #ifdef CONFIG_USB_EHCI
  416. #define CONFIG_CMD_USB
  417. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  418. #define CONFIG_USB_EHCI_FSL
  419. #define CONFIG_USB_STORAGE
  420. #define CONFIG_HAS_FSL_DR_USB
  421. #endif
  422. /*
  423. * Environment
  424. */
  425. #if defined(CONFIG_SYS_RAMBOOT)
  426. #if defined(CONFIG_RAMBOOT_SDCARD)
  427. #define CONFIG_ENV_IS_IN_MMC
  428. #define CONFIG_SYS_MMC_ENV_DEV 0
  429. #define CONFIG_ENV_SIZE 0x2000
  430. #elif defined(CONFIG_RAMBOOT_SPIFLASH)
  431. #define CONFIG_ENV_IS_IN_SPI_FLASH
  432. #define CONFIG_ENV_SPI_BUS 0
  433. #define CONFIG_ENV_SPI_CS 0
  434. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  435. #define CONFIG_ENV_SPI_MODE 0
  436. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  437. #define CONFIG_ENV_SECT_SIZE 0x10000
  438. #define CONFIG_ENV_SIZE 0x2000
  439. #else
  440. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  441. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  442. #define CONFIG_ENV_SIZE 0x2000
  443. #endif
  444. #else
  445. #define CONFIG_ENV_IS_IN_FLASH
  446. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  447. #define CONFIG_ENV_ADDR 0xfff80000
  448. #else
  449. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  450. #endif
  451. #define CONFIG_ENV_SIZE 0x2000
  452. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  453. #endif
  454. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  455. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  456. /*
  457. * Command line configuration.
  458. */
  459. #include <config_cmd_default.h>
  460. #define CONFIG_CMD_DATE
  461. #define CONFIG_CMD_DHCP
  462. #define CONFIG_CMD_ELF
  463. #define CONFIG_CMD_ERRATA
  464. #define CONFIG_CMD_I2C
  465. #define CONFIG_CMD_IRQ
  466. #define CONFIG_CMD_MII
  467. #define CONFIG_CMD_PING
  468. #define CONFIG_CMD_SETEXPR
  469. #define CONFIG_CMD_REGINFO
  470. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
  471. #define CONFIG_CMD_EXT2
  472. #define CONFIG_CMD_FAT
  473. #define CONFIG_DOS_PARTITION
  474. #endif
  475. /*
  476. * Miscellaneous configurable options
  477. */
  478. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  479. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  480. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  481. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  482. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  483. #if defined(CONFIG_CMD_KGDB)
  484. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  485. #else
  486. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  487. #endif
  488. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  489. /* Print Buffer Size */
  490. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  491. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  492. #define CONFIG_SYS_HZ 1000 /* decrementer freq:1ms ticks */
  493. /*
  494. * For booting Linux, the board info and command line data
  495. * have to be in the first 64 MB of memory, since this is
  496. * the maximum mapped by the Linux kernel during initialization.
  497. */
  498. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
  499. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  500. #if defined(CONFIG_CMD_KGDB)
  501. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  502. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  503. #endif
  504. /*
  505. * Environment Configuration
  506. */
  507. #if defined(CONFIG_TSEC_ENET)
  508. #define CONFIG_HAS_ETH0
  509. #define CONFIG_HAS_ETH1
  510. #endif
  511. #define CONFIG_HOSTNAME BSC9132qds
  512. #define CONFIG_ROOTPATH "/opt/nfsroot"
  513. #define CONFIG_BOOTFILE "uImage"
  514. #define CONFIG_UBOOTPATH "u-boot.bin"
  515. #define CONFIG_BAUDRATE 115200
  516. #ifdef CONFIG_SDCARD
  517. #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
  518. #else
  519. #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0"
  520. #endif
  521. #define CONFIG_EXTRA_ENV_SETTINGS \
  522. "netdev=eth0\0" \
  523. "uboot=" CONFIG_UBOOTPATH "\0" \
  524. "loadaddr=1000000\0" \
  525. "bootfile=uImage\0" \
  526. "consoledev=ttyS0\0" \
  527. "ramdiskaddr=2000000\0" \
  528. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  529. "fdtaddr=c00000\0" \
  530. "fdtfile=bsc9132qds.dtb\0" \
  531. "bdev=sda1\0" \
  532. CONFIG_DEF_HWCONFIG\
  533. "othbootargs=mem=880M ramdisk_size=600000 " \
  534. "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \
  535. "isolcpus=0\0" \
  536. "usbext2boot=setenv bootargs root=/dev/ram rw " \
  537. "console=$consoledev,$baudrate $othbootargs; " \
  538. "usb start;" \
  539. "ext2load usb 0:4 $loadaddr $bootfile;" \
  540. "ext2load usb 0:4 $fdtaddr $fdtfile;" \
  541. "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
  542. "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
  543. "debug_halt_off=mw ff7e0e30 0xf0000000;"
  544. #define CONFIG_NFSBOOTCOMMAND \
  545. "setenv bootargs root=/dev/nfs rw " \
  546. "nfsroot=$serverip:$rootpath " \
  547. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  548. "console=$consoledev,$baudrate $othbootargs;" \
  549. "tftp $loadaddr $bootfile;" \
  550. "tftp $fdtaddr $fdtfile;" \
  551. "bootm $loadaddr - $fdtaddr"
  552. #define CONFIG_HDBOOT \
  553. "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
  554. "console=$consoledev,$baudrate $othbootargs;" \
  555. "usb start;" \
  556. "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
  557. "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
  558. "bootm $loadaddr - $fdtaddr"
  559. #define CONFIG_RAMBOOTCOMMAND \
  560. "setenv bootargs root=/dev/ram rw " \
  561. "console=$consoledev,$baudrate $othbootargs; " \
  562. "tftp $ramdiskaddr $ramdiskfile;" \
  563. "tftp $loadaddr $bootfile;" \
  564. "tftp $fdtaddr $fdtfile;" \
  565. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  566. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  567. #endif /* __CONFIG_H */