mxc_i2c.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * i2c driver for Freescale i.MX series
  3. *
  4. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  5. * (c) 2011 Marek Vasut <marek.vasut@gmail.com>
  6. *
  7. * Based on i2c-imx.c from linux kernel:
  8. * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de>
  9. * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de>
  10. * Copyright (C) 2007 RightHand Technologies, Inc.
  11. * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
  12. *
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/arch/clock.h>
  34. #include <asm/arch/imx-regs.h>
  35. #include <asm/errno.h>
  36. #include <asm/io.h>
  37. #include <i2c.h>
  38. #include <watchdog.h>
  39. struct mxc_i2c_regs {
  40. uint32_t iadr;
  41. uint32_t ifdr;
  42. uint32_t i2cr;
  43. uint32_t i2sr;
  44. uint32_t i2dr;
  45. };
  46. #define I2CR_IEN (1 << 7)
  47. #define I2CR_IIEN (1 << 6)
  48. #define I2CR_MSTA (1 << 5)
  49. #define I2CR_MTX (1 << 4)
  50. #define I2CR_TX_NO_AK (1 << 3)
  51. #define I2CR_RSTA (1 << 2)
  52. #define I2SR_ICF (1 << 7)
  53. #define I2SR_IBB (1 << 5)
  54. #define I2SR_IIF (1 << 1)
  55. #define I2SR_RX_NO_AK (1 << 0)
  56. #ifdef CONFIG_SYS_I2C_BASE
  57. #define I2C_BASE CONFIG_SYS_I2C_BASE
  58. #else
  59. #error "define CONFIG_SYS_I2C_BASE to use the mxc_i2c driver"
  60. #endif
  61. static u16 i2c_clk_div[50][2] = {
  62. { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
  63. { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
  64. { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
  65. { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
  66. { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
  67. { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
  68. { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
  69. { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
  70. { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
  71. { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
  72. { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
  73. { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
  74. { 3072, 0x1E }, { 3840, 0x1F }
  75. };
  76. /*
  77. * Calculate and set proper clock divider
  78. */
  79. static uint8_t i2c_imx_get_clk(unsigned int rate)
  80. {
  81. unsigned int i2c_clk_rate;
  82. unsigned int div;
  83. u8 clk_div;
  84. #if defined(CONFIG_MX31)
  85. struct clock_control_regs *sc_regs =
  86. (struct clock_control_regs *)CCM_BASE;
  87. /* start the required I2C clock */
  88. writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET),
  89. &sc_regs->cgr0);
  90. #endif
  91. /* Divider value calculation */
  92. i2c_clk_rate = mxc_get_clock(MXC_IPG_PERCLK);
  93. div = (i2c_clk_rate + rate - 1) / rate;
  94. if (div < i2c_clk_div[0][0])
  95. clk_div = 0;
  96. else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
  97. clk_div = ARRAY_SIZE(i2c_clk_div) - 1;
  98. else
  99. for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++)
  100. ;
  101. /* Store divider value */
  102. return clk_div;
  103. }
  104. /*
  105. * Init I2C Bus
  106. */
  107. void i2c_init(int speed, int unused)
  108. {
  109. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  110. u8 clk_idx = i2c_imx_get_clk(speed);
  111. u8 idx = i2c_clk_div[clk_idx][1];
  112. /* Store divider value */
  113. writeb(idx, &i2c_regs->ifdr);
  114. /* Reset module */
  115. writeb(0, &i2c_regs->i2cr);
  116. writeb(0, &i2c_regs->i2sr);
  117. }
  118. /*
  119. * Set I2C Speed
  120. */
  121. int i2c_set_bus_speed(unsigned int speed)
  122. {
  123. i2c_init(speed, 0);
  124. return 0;
  125. }
  126. /*
  127. * Get I2C Speed
  128. */
  129. unsigned int i2c_get_bus_speed(void)
  130. {
  131. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  132. u8 clk_idx = readb(&i2c_regs->ifdr);
  133. u8 clk_div;
  134. for (clk_div = 0; i2c_clk_div[clk_div][1] != clk_idx; clk_div++)
  135. ;
  136. return mxc_get_clock(MXC_IPG_PERCLK) / i2c_clk_div[clk_div][0];
  137. }
  138. #define ST_BUS_IDLE (0 | (I2SR_IBB << 8))
  139. #define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8))
  140. #define ST_IIF (I2SR_IIF | (I2SR_IIF << 8))
  141. static int wait_for_sr_state(struct mxc_i2c_regs *i2c_regs, unsigned state)
  142. {
  143. unsigned sr;
  144. ulong elapsed;
  145. ulong start_time = get_timer(0);
  146. for (;;) {
  147. sr = readb(&i2c_regs->i2sr);
  148. if ((sr & (state >> 8)) == (unsigned char)state)
  149. return sr;
  150. WATCHDOG_RESET();
  151. elapsed = get_timer(start_time);
  152. if (elapsed > (CONFIG_SYS_HZ / 10)) /* .1 seconds */
  153. break;
  154. }
  155. printf("%s: failed sr=%x cr=%x state=%x\n", __func__,
  156. sr, readb(&i2c_regs->i2cr), state);
  157. return -ETIMEDOUT;
  158. }
  159. static int tx_byte(struct mxc_i2c_regs *i2c_regs, u8 byte)
  160. {
  161. int ret;
  162. writeb(0, &i2c_regs->i2sr);
  163. writeb(byte, &i2c_regs->i2dr);
  164. ret = wait_for_sr_state(i2c_regs, ST_IIF);
  165. if (ret < 0)
  166. return ret;
  167. if (ret & I2SR_RX_NO_AK)
  168. return -ENODEV;
  169. return 0;
  170. }
  171. /*
  172. * Stop the controller
  173. */
  174. void i2c_imx_stop(void)
  175. {
  176. int ret;
  177. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  178. unsigned int temp = 0;
  179. /* Stop I2C transaction */
  180. temp = readb(&i2c_regs->i2cr);
  181. temp &= ~(I2CR_MSTA | I2CR_MTX);
  182. writeb(temp, &i2c_regs->i2cr);
  183. ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE);
  184. if (ret < 0)
  185. printf("%s:trigger stop failed\n", __func__);
  186. /* Disable I2C controller */
  187. writeb(0, &i2c_regs->i2cr);
  188. }
  189. /*
  190. * Send start signal, chip address and
  191. * write register address
  192. */
  193. static int i2c_init_transfer(struct mxc_i2c_regs *i2c_regs,
  194. uchar chip, uint addr, int alen)
  195. {
  196. unsigned int temp;
  197. int ret;
  198. /* Enable I2C controller */
  199. writeb(0, &i2c_regs->i2sr);
  200. writeb(I2CR_IEN, &i2c_regs->i2cr);
  201. /* Wait for controller to be stable */
  202. udelay(50);
  203. /* Start I2C transaction */
  204. temp = readb(&i2c_regs->i2cr);
  205. temp |= I2CR_MSTA;
  206. writeb(temp, &i2c_regs->i2cr);
  207. ret = wait_for_sr_state(i2c_regs, ST_BUS_BUSY);
  208. if (ret < 0)
  209. goto exit;
  210. temp |= I2CR_MTX | I2CR_TX_NO_AK;
  211. writeb(temp, &i2c_regs->i2cr);
  212. /* write slave address */
  213. ret = tx_byte(i2c_regs, chip << 1);
  214. if (ret < 0)
  215. goto exit;
  216. while (alen--) {
  217. ret = tx_byte(i2c_regs, (addr >> (alen * 8)) & 0xff);
  218. if (ret < 0)
  219. goto exit;
  220. }
  221. return 0;
  222. exit:
  223. i2c_imx_stop();
  224. return ret;
  225. }
  226. /*
  227. * Read data from I2C device
  228. */
  229. int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len)
  230. {
  231. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  232. int ret;
  233. unsigned int temp;
  234. int i;
  235. ret = i2c_init_transfer(i2c_regs, chip, addr, alen);
  236. if (ret < 0)
  237. return ret;
  238. temp = readb(&i2c_regs->i2cr);
  239. temp |= I2CR_RSTA;
  240. writeb(temp, &i2c_regs->i2cr);
  241. ret = tx_byte(i2c_regs, (chip << 1) | 1);
  242. if (ret < 0) {
  243. i2c_imx_stop();
  244. return ret;
  245. }
  246. /* setup bus to read data */
  247. temp = readb(&i2c_regs->i2cr);
  248. temp &= ~(I2CR_MTX | I2CR_TX_NO_AK);
  249. if (len == 1)
  250. temp |= I2CR_TX_NO_AK;
  251. writeb(temp, &i2c_regs->i2cr);
  252. writeb(0, &i2c_regs->i2sr);
  253. readb(&i2c_regs->i2dr); /* dummy read to clear ICF */
  254. /* read data */
  255. for (i = 0; i < len; i++) {
  256. ret = wait_for_sr_state(i2c_regs, ST_IIF);
  257. if (ret < 0) {
  258. i2c_imx_stop();
  259. return ret;
  260. }
  261. /*
  262. * It must generate STOP before read I2DR to prevent
  263. * controller from generating another clock cycle
  264. */
  265. if (i == (len - 1)) {
  266. temp = readb(&i2c_regs->i2cr);
  267. temp &= ~(I2CR_MSTA | I2CR_MTX);
  268. writeb(temp, &i2c_regs->i2cr);
  269. wait_for_sr_state(i2c_regs, ST_BUS_IDLE);
  270. } else if (i == (len - 2)) {
  271. temp = readb(&i2c_regs->i2cr);
  272. temp |= I2CR_TX_NO_AK;
  273. writeb(temp, &i2c_regs->i2cr);
  274. }
  275. writeb(0, &i2c_regs->i2sr);
  276. buf[i] = readb(&i2c_regs->i2dr);
  277. }
  278. i2c_imx_stop();
  279. return 0;
  280. }
  281. /*
  282. * Write data to I2C device
  283. */
  284. int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len)
  285. {
  286. struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)I2C_BASE;
  287. int ret;
  288. int i;
  289. ret = i2c_init_transfer(i2c_regs, chip, addr, alen);
  290. if (ret < 0)
  291. return ret;
  292. for (i = 0; i < len; i++) {
  293. ret = tx_byte(i2c_regs, buf[i]);
  294. if (ret < 0)
  295. break;
  296. }
  297. i2c_imx_stop();
  298. return ret;
  299. }
  300. /*
  301. * Test if a chip at a given address responds (probe the chip)
  302. */
  303. int i2c_probe(uchar chip)
  304. {
  305. return i2c_write(chip, 0, 0, NULL, 0);
  306. }